895 lines
24 KiB
Text
895 lines
24 KiB
Text
|
|
#include <dt-bindings/clock/qcom,gcc-sm8250.h>
|
||
|
|
#include <dt-bindings/gpio/gpio.h>
|
||
|
|
|
||
|
|
&soc {
|
||
|
|
pcie0: qcom,pcie@1c00000 {
|
||
|
|
compatible = "qcom,pci-msm";
|
||
|
|
|
||
|
|
reg = <0x01c00000 0x3000>,
|
||
|
|
<0x01c06000 0x1000>,
|
||
|
|
<0x60000000 0xf1d>,
|
||
|
|
<0x60000f20 0xa8>,
|
||
|
|
<0x60001000 0x1000>,
|
||
|
|
<0x60100000 0x100000>;
|
||
|
|
reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf";
|
||
|
|
|
||
|
|
cell-index = <0>;
|
||
|
|
linux,pci-domain = <0>;
|
||
|
|
|
||
|
|
#address-cells = <3>;
|
||
|
|
#size-cells = <2>;
|
||
|
|
ranges = <0x01000000 0x0 0x60200000 0x60200000 0x0 0x100000>,
|
||
|
|
<0x02000000 0x0 0x60300000 0x60300000 0x0 0x3d00000>;
|
||
|
|
|
||
|
|
interrupt-parent = <&pcie0>;
|
||
|
|
interrupts = <0 1 2 3 4>;
|
||
|
|
interrupt-names = "int_global_int", "int_a", "int_b", "int_c",
|
||
|
|
"int_d";
|
||
|
|
#interrupt-cells = <1>;
|
||
|
|
interrupt-map-mask = <0 0 0 0xffffffff>;
|
||
|
|
interrupt-map = <0 0 0 0 &intc GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 1 &intc GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 2 &intc GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 3 &intc GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 4 &intc GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
|
msi-parent = <&pcie0_msi>;
|
||
|
|
|
||
|
|
perst-gpio = <&tlmm 79 GPIO_ACTIVE_HIGH>;
|
||
|
|
wake-gpio = <&tlmm 81 GPIO_ACTIVE_HIGH>;
|
||
|
|
pinctrl-names = "default", "sleep";
|
||
|
|
pinctrl-0 = <&pcie0_clkreq_default
|
||
|
|
&pcie0_perst_default
|
||
|
|
&pcie0_wake_default>;
|
||
|
|
pinctrl-1 = <&pcie0_clkreq_sleep
|
||
|
|
&pcie0_perst_default
|
||
|
|
&pcie0_wake_default>;
|
||
|
|
|
||
|
|
gdsc-core-vdd-supply = <&pcie_0_gdsc>;
|
||
|
|
vreg-1p2-supply = <&pm8150_l9>;
|
||
|
|
vreg-0p9-supply = <&pm8150_l5>;
|
||
|
|
vreg-cx-supply = <&VDD_CX_LEVEL>;
|
||
|
|
qcom,vreg-1p2-voltage-level = <1200000 1200000 16000>;
|
||
|
|
qcom,vreg-0p9-voltage-level = <880000 880000 73500>;
|
||
|
|
qcom,vreg-cx-voltage-level = <RPMH_REGULATOR_LEVEL_MAX
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM 0>;
|
||
|
|
qcom,bw-scale = /* Gen1 */
|
||
|
|
<RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
19200000
|
||
|
|
/* Gen2 */
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
19200000
|
||
|
|
/* Gen3 */
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM
|
||
|
|
100000000>;
|
||
|
|
|
||
|
|
interconnect-names = "icc_path";
|
||
|
|
interconnects = <&aggre2_noc MASTER_PCIE_0 &mc_virt SLAVE_EBI1>;
|
||
|
|
|
||
|
|
clocks = <&gcc GCC_PCIE_0_PIPE_CLK>,
|
||
|
|
<&rpmhcc RPMH_CXO_CLK>,
|
||
|
|
<&gcc GCC_PCIE_0_AUX_CLK>,
|
||
|
|
<&gcc GCC_PCIE_0_CFG_AHB_CLK>,
|
||
|
|
<&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
|
||
|
|
<&gcc GCC_PCIE_0_SLV_AXI_CLK>,
|
||
|
|
<&gcc GCC_PCIE_WIFI_CLKREF_EN>,
|
||
|
|
<&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>,
|
||
|
|
<&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>,
|
||
|
|
<&gcc GCC_PCIE0_PHY_REFGEN_CLK>,
|
||
|
|
<&gcc GCC_DDRSS_PCIE_SF_TBU_CLK>,
|
||
|
|
<&gcc GCC_PCIE_0_PIPE_CLK_SRC>,
|
||
|
|
<&pcie_0_pipe_clk>;
|
||
|
|
clock-names = "pcie_pipe_clk", "pcie_ref_clk_src",
|
||
|
|
"pcie_aux_clk", "pcie_cfg_ahb_clk",
|
||
|
|
"pcie_mstr_axi_clk", "pcie_slv_axi_clk",
|
||
|
|
"pcie_ldo", "pcie_slv_q2a_axi_clk",
|
||
|
|
"pcie_tbu_clk", "pcie_phy_refgen_clk",
|
||
|
|
"pcie_ddrss_sf_tbu_clk","pcie_pipe_clk_mux",
|
||
|
|
"pcie_pipe_clk_ext_src";
|
||
|
|
clock-frequency = <0>, <0>, <19200000>, <0>, <0>, <0>,
|
||
|
|
<0>, <0>, <0>, <0>, <100000000>, <0>, <0>;
|
||
|
|
clock-suppressible = <0>, <0>, <0>, <0>, <0>, <0>, <1>, <0>,
|
||
|
|
<1>, <1>, <1>, <0>, <0>;
|
||
|
|
|
||
|
|
resets = <&gcc GCC_PCIE_0_BCR>,
|
||
|
|
<&gcc GCC_PCIE_0_PHY_BCR>;
|
||
|
|
reset-names = "pcie_0_core_reset",
|
||
|
|
"pcie_0_phy_reset";
|
||
|
|
|
||
|
|
dma-coherent;
|
||
|
|
qcom,smmu-sid-base = <0x1c00>;
|
||
|
|
iommu-map = <0x0 &apps_smmu 0x1c00 0x1>,
|
||
|
|
<0x100 &apps_smmu 0x1c01 0x1>;
|
||
|
|
|
||
|
|
qcom,boot-option = <0x1>;
|
||
|
|
qcom,aux-clk-freq = <20>; /* 19.2 MHz */
|
||
|
|
qcom,drv-name = "lpass";
|
||
|
|
qcom,no-l0s-supported;
|
||
|
|
qcom,drv-l1ss-timeout-us = <10000>; /* 10ms */
|
||
|
|
qcom,l1-2-th-scale = <2>; /* 1us */
|
||
|
|
qcom,l1-2-th-value = <70>;
|
||
|
|
qcom,slv-addr-space-size = <0x4000000>;
|
||
|
|
qcom,ep-latency = <10>;
|
||
|
|
qcom,num-parf-testbus-sel = <0xb9>;
|
||
|
|
qcom,gdsc-clk-drv-ss-nonvotable;
|
||
|
|
|
||
|
|
qcom,pcie-phy-ver = <1102>;
|
||
|
|
qcom,phy-status-offset = <0x814>;
|
||
|
|
qcom,phy-status-bit = <6>;
|
||
|
|
qcom,phy-power-down-offset = <0x840>;
|
||
|
|
qcom,phy-sequence = <0x0840 0x03 0x0
|
||
|
|
0x0094 0x08 0x0
|
||
|
|
0x0154 0x34 0x0
|
||
|
|
0x016c 0x08 0x0
|
||
|
|
0x0058 0x0f 0x0
|
||
|
|
0x00a4 0x42 0x0
|
||
|
|
0x0110 0x24 0x0
|
||
|
|
0x011c 0x03 0x0
|
||
|
|
0x0118 0xb4 0x0
|
||
|
|
0x010c 0x02 0x0
|
||
|
|
0x01bc 0x11 0x0
|
||
|
|
0x00bc 0x82 0x0
|
||
|
|
0x00d4 0x03 0x0
|
||
|
|
0x00d0 0x55 0x0
|
||
|
|
0x00cc 0x55 0x0
|
||
|
|
0x00b0 0x1a 0x0
|
||
|
|
0x00ac 0x0a 0x0
|
||
|
|
0x00c4 0x68 0x0
|
||
|
|
0x00e0 0x02 0x0
|
||
|
|
0x00dc 0xaa 0x0
|
||
|
|
0x00d8 0xab 0x0
|
||
|
|
0x00b8 0x34 0x0
|
||
|
|
0x00b4 0x14 0x0
|
||
|
|
0x0158 0x01 0x0
|
||
|
|
0x0074 0x06 0x0
|
||
|
|
0x007c 0x16 0x0
|
||
|
|
0x0084 0x36 0x0
|
||
|
|
0x0078 0x06 0x0
|
||
|
|
0x0080 0x16 0x0
|
||
|
|
0x0088 0x36 0x0
|
||
|
|
0x01b0 0x1e 0x0
|
||
|
|
0x01ac 0xca 0x0
|
||
|
|
0x01b8 0x18 0x0
|
||
|
|
0x01b4 0xa2 0x0
|
||
|
|
0x0050 0x07 0x0
|
||
|
|
0x0010 0x01 0x0
|
||
|
|
0x001c 0x31 0x0
|
||
|
|
0x0020 0x01 0x0
|
||
|
|
0x0024 0xde 0x0
|
||
|
|
0x0028 0x07 0x0
|
||
|
|
0x0030 0x4c 0x0
|
||
|
|
0x0034 0x06 0x0
|
||
|
|
0x029c 0x12 0x0
|
||
|
|
0x0284 0x35 0x0
|
||
|
|
0x023c 0x11 0x0
|
||
|
|
0x051c 0x03 0x0
|
||
|
|
0x0518 0x1c 0x0
|
||
|
|
0x0524 0x1e 0x0
|
||
|
|
0x04e8 0x00 0x0
|
||
|
|
0x04ec 0x0e 0x0
|
||
|
|
0x04f0 0x4a 0x0
|
||
|
|
0x04f4 0x0f 0x0
|
||
|
|
0x05b4 0x04 0x0
|
||
|
|
0x0434 0x7f 0x0
|
||
|
|
0x0444 0x70 0x0
|
||
|
|
0x0510 0x17 0x0
|
||
|
|
0x04d4 0x04 0x0
|
||
|
|
0x04d8 0x07 0x0
|
||
|
|
0x0598 0xd4 0x0
|
||
|
|
0x059c 0x54 0x0
|
||
|
|
0x05a0 0xdb 0x0
|
||
|
|
0x05a4 0x3b 0x0
|
||
|
|
0x05a8 0x31 0x0
|
||
|
|
0x0584 0x24 0x0
|
||
|
|
0x0588 0xe4 0x0
|
||
|
|
0x058c 0xec 0x0
|
||
|
|
0x0590 0x3b 0x0
|
||
|
|
0x0594 0x36 0x0
|
||
|
|
0x0570 0x3f 0x0
|
||
|
|
0x0574 0x3f 0x0
|
||
|
|
0x0578 0xff 0x0
|
||
|
|
0x057c 0x7f 0x0
|
||
|
|
0x0580 0x14 0x0
|
||
|
|
0x04fc 0x00 0x0
|
||
|
|
0x04f8 0xc0 0x0
|
||
|
|
0x0460 0x30 0x0
|
||
|
|
0x0464 0x00 0x0
|
||
|
|
0x05bc 0x0c 0x0
|
||
|
|
0x04dc 0x1b 0x0
|
||
|
|
0x0408 0x0c 0x0
|
||
|
|
0x0414 0x03 0x0
|
||
|
|
0x05b8 0x30 0x0
|
||
|
|
0x09a4 0x01 0x0
|
||
|
|
0x0c90 0x00 0x0
|
||
|
|
0x0c40 0x01 0x0
|
||
|
|
0x0c48 0x01 0x0
|
||
|
|
0x0c50 0x00 0x0
|
||
|
|
0x0cb4 0x33 0x0
|
||
|
|
0x0cbc 0x00 0x0
|
||
|
|
0x0ce0 0x58 0x0
|
||
|
|
0x0ca4 0x0f 0x0
|
||
|
|
0x0048 0x90 0x0
|
||
|
|
0x0c1c 0xc1 0x0
|
||
|
|
0x0988 0x77 0x0
|
||
|
|
0x0998 0x0b 0x0
|
||
|
|
0x08dc 0x0d 0x0
|
||
|
|
0x09ec 0x12 0x0
|
||
|
|
0x0800 0x00 0x0
|
||
|
|
0x0844 0x03 0x0>;
|
||
|
|
|
||
|
|
qcom,parf-debug-reg = <0x01B0 0x0024 0x0028 0x0224 0x0500
|
||
|
|
0x04D0 0x04D4 0x03C0 0x0630 0x0230
|
||
|
|
0x0000>;
|
||
|
|
qcom,dbi-debug-reg = <0x0104 0x0110 0x0080 0x01F4 0x0730
|
||
|
|
0x0734 0x0738 0x073C>;
|
||
|
|
qcom,phy-debug-reg = <0x0068 0x0140 0x0144 0x0148 0x014C
|
||
|
|
0x0150 0x0160 0x0178 0x02f0 0x06f0
|
||
|
|
0x02fC 0x06fC 0x05fc 0x09fc 0x1000
|
||
|
|
0x1400 0x1004 0x1404 0x1008 0x1408
|
||
|
|
0x100c 0x140C 0x1010 0x1410 0x1014
|
||
|
|
0x1414 0x1018 0x1418 0x1220 0x1620
|
||
|
|
0x0a14 0x0a18 0x0a1C 0x0a20 0x0a24
|
||
|
|
0x0a28 0x0a2C 0x0a30 0x0a34 0x0a38
|
||
|
|
0x0a3C 0x0e00 0x0e04>;
|
||
|
|
|
||
|
|
pcie0_rp: pcie0_rp {
|
||
|
|
reg = <0 0 0 0 0>;
|
||
|
|
};
|
||
|
|
};
|
||
|
|
|
||
|
|
pcie0_msi: qcom,pcie0_msi@17a10040 {
|
||
|
|
compatible = "qcom,pci-msi";
|
||
|
|
msi-controller;
|
||
|
|
reg = <0x17a10040 0x0>;
|
||
|
|
interrupt-parent = <&intc>;
|
||
|
|
interrupts = <GIC_SPI 768 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 769 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 770 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 771 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 772 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 773 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 774 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 775 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 776 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 777 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 778 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 779 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 780 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 781 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 782 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 783 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 784 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 785 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 786 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 787 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 788 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 789 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 790 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 791 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 792 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 793 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 794 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 795 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 796 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 797 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 798 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 799 IRQ_TYPE_EDGE_RISING>;
|
||
|
|
};
|
||
|
|
|
||
|
|
pcie1: qcom,pcie@1c08000 {
|
||
|
|
compatible = "qcom,pci-msm";
|
||
|
|
|
||
|
|
reg = <0x01c08000 0x3000>,
|
||
|
|
<0x01c0e000 0x2000>,
|
||
|
|
<0x40000000 0xf1d>,
|
||
|
|
<0x40000f20 0xa8>,
|
||
|
|
<0x40001000 0x1000>,
|
||
|
|
<0x40100000 0x100000>;
|
||
|
|
reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf";
|
||
|
|
|
||
|
|
cell-index = <1>;
|
||
|
|
linux,pci-domain = <1>;
|
||
|
|
|
||
|
|
#address-cells = <3>;
|
||
|
|
#size-cells = <2>;
|
||
|
|
ranges = <0x01000000 0x0 0x40200000 0x40200000 0x0 0x100000>,
|
||
|
|
<0x02000000 0x0 0x40300000 0x40300000 0x0 0x1fd00000>;
|
||
|
|
|
||
|
|
interrupt-parent = <&pcie1>;
|
||
|
|
interrupts = <0 1 2 3 4>;
|
||
|
|
interrupt-names = "int_global_int", "int_a", "int_b", "int_c",
|
||
|
|
"int_d";
|
||
|
|
#interrupt-cells = <1>;
|
||
|
|
interrupt-map-mask = <0 0 0 0xffffffff>;
|
||
|
|
interrupt-map = <0 0 0 0 &intc GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 1 &intc GIC_SPI 434 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 2 &intc GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 3 &intc GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 4 &intc GIC_SPI 439 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
|
msi-parent = <&pcie1_msi>;
|
||
|
|
|
||
|
|
perst-gpio = <&tlmm 82 GPIO_ACTIVE_HIGH>;
|
||
|
|
wake-gpio = <&tlmm 84 GPIO_ACTIVE_HIGH>;
|
||
|
|
pinctrl-names = "default";
|
||
|
|
pinctrl-0 = <&pcie1_clkreq_default
|
||
|
|
&pcie1_perst_default
|
||
|
|
&pcie1_wake_default>;
|
||
|
|
|
||
|
|
gdsc-core-vdd-supply = <&pcie_1_gdsc>;
|
||
|
|
vreg-1p2-supply = <&pm8150_l9>;
|
||
|
|
vreg-0p9-supply = <&pm8150_l5>;
|
||
|
|
vreg-cx-supply = <&VDD_CX_LEVEL>;
|
||
|
|
qcom,vreg-1p2-voltage-level = <1200000 1200000 25000>;
|
||
|
|
qcom,vreg-0p9-voltage-level = <880000 880000 98800>;
|
||
|
|
qcom,vreg-cx-voltage-level = <RPMH_REGULATOR_LEVEL_MAX
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM 0>;
|
||
|
|
qcom,bw-scale = /* Gen1 */
|
||
|
|
<RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
19200000
|
||
|
|
/* Gen2 */
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
19200000
|
||
|
|
/* Gen3 */
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM
|
||
|
|
100000000>;
|
||
|
|
|
||
|
|
interconnect-names = "icc_path";
|
||
|
|
interconnects = <&aggre2_noc MASTER_PCIE_1 &mc_virt SLAVE_EBI1>;
|
||
|
|
|
||
|
|
clocks = <&gcc GCC_PCIE_1_PIPE_CLK>,
|
||
|
|
<&rpmhcc RPMH_CXO_CLK>,
|
||
|
|
<&gcc GCC_PCIE_1_AUX_CLK>,
|
||
|
|
<&gcc GCC_PCIE_1_CFG_AHB_CLK>,
|
||
|
|
<&gcc GCC_PCIE_1_MSTR_AXI_CLK>,
|
||
|
|
<&gcc GCC_PCIE_1_SLV_AXI_CLK>,
|
||
|
|
<&gcc GCC_PCIE_WIGIG_CLKREF_EN>,
|
||
|
|
<&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>,
|
||
|
|
<&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>,
|
||
|
|
<&gcc GCC_PCIE1_PHY_REFGEN_CLK>,
|
||
|
|
<&gcc GCC_DDRSS_PCIE_SF_TBU_CLK>,
|
||
|
|
<&gcc GCC_PCIE_1_PIPE_CLK_SRC>,
|
||
|
|
<&pcie_1_pipe_clk>;
|
||
|
|
clock-names = "pcie_pipe_clk", "pcie_ref_clk_src",
|
||
|
|
"pcie_aux_clk", "pcie_cfg_ahb_clk",
|
||
|
|
"pcie_mstr_axi_clk", "pcie_slv_axi_clk",
|
||
|
|
"pcie_ldo", "pcie_slv_q2a_axi_clk",
|
||
|
|
"pcie_tbu_clk", "pcie_phy_refgen_clk",
|
||
|
|
"pcie_ddrss_sf_tbu_clk", "pcie_pipe_clk_mux",
|
||
|
|
"pcie_pipe_clk_ext_src";
|
||
|
|
clock-frequency = <0>, <0>, <19200000>, <0>, <0>, <0>,
|
||
|
|
<0>, <0>, <0>, <0>, <100000000>, <0>, <0>;
|
||
|
|
clock-suppressible = <0>, <0>, <0>, <0>, <0>, <0>, <1>, <0>,
|
||
|
|
<0>, <0>, <0>, <0>, <0>;
|
||
|
|
|
||
|
|
resets = <&gcc GCC_PCIE_1_BCR>,
|
||
|
|
<&gcc GCC_PCIE_1_PHY_BCR>;
|
||
|
|
reset-names = "pcie_1_core_reset",
|
||
|
|
"pcie_1_phy_reset";
|
||
|
|
|
||
|
|
dma-coherent;
|
||
|
|
qcom,smmu-sid-base = <0x1c80>;
|
||
|
|
iommu-map = <0x0 &apps_smmu 0x1c80 0x1>,
|
||
|
|
<0x100 &apps_smmu 0x1c81 0x1>;
|
||
|
|
|
||
|
|
qcom,boot-option = <0x1>;
|
||
|
|
qcom,aux-clk-freq = <20>; /* 19.2 MHz */
|
||
|
|
qcom,drv-name = "lpass";
|
||
|
|
qcom,no-l0s-supported;
|
||
|
|
qcom,drv-l1ss-timeout-us = <5000>;
|
||
|
|
qcom,slv-addr-space-size = <0x20000000>;
|
||
|
|
qcom,ep-latency = <10>;
|
||
|
|
qcom,num-parf-testbus-sel = <0xb9>;
|
||
|
|
qcom,gdsc-clk-drv-ss-nonvotable;
|
||
|
|
|
||
|
|
qcom,pcie-phy-ver = <1102>;
|
||
|
|
qcom,phy-status-offset = <0xa14>;
|
||
|
|
qcom,phy-status-bit = <6>;
|
||
|
|
qcom,phy-power-down-offset = <0xa40>;
|
||
|
|
qcom,phy-sequence = <0x0a40 0x03 0x0
|
||
|
|
0x0010 0x01 0x0
|
||
|
|
0x001c 0x31 0x0
|
||
|
|
0x0020 0x01 0x0
|
||
|
|
0x0024 0xde 0x0
|
||
|
|
0x0028 0x07 0x0
|
||
|
|
0x0030 0x4c 0x0
|
||
|
|
0x0034 0x06 0x0
|
||
|
|
0x0048 0x90 0x0
|
||
|
|
0x0058 0x0f 0x0
|
||
|
|
0x0074 0x06 0x0
|
||
|
|
0x0078 0x06 0x0
|
||
|
|
0x007c 0x16 0x0
|
||
|
|
0x0080 0x16 0x0
|
||
|
|
0x0084 0x36 0x0
|
||
|
|
0x0088 0x36 0x0
|
||
|
|
0x0094 0x08 0x0
|
||
|
|
0x00a4 0x42 0x0
|
||
|
|
0x00ac 0x0a 0x0
|
||
|
|
0x00b0 0x1a 0x0
|
||
|
|
0x00b4 0x14 0x0
|
||
|
|
0x00b8 0x34 0x0
|
||
|
|
0x00bc 0x82 0x0
|
||
|
|
0x00c4 0x68 0x0
|
||
|
|
0x00cc 0x55 0x0
|
||
|
|
0x00d0 0x55 0x0
|
||
|
|
0x00d4 0x03 0x0
|
||
|
|
0x00d8 0xab 0x0
|
||
|
|
0x00dc 0xaa 0x0
|
||
|
|
0x00e0 0x02 0x0
|
||
|
|
0x010c 0x02 0x0
|
||
|
|
0x0110 0x24 0x0
|
||
|
|
0x0118 0xb4 0x0
|
||
|
|
0x011c 0x03 0x0
|
||
|
|
0x0154 0x34 0x0
|
||
|
|
0x0158 0x01 0x0
|
||
|
|
0x016c 0x08 0x0
|
||
|
|
0x01ac 0xca 0x0
|
||
|
|
0x01b0 0x1e 0x0
|
||
|
|
0x01b4 0xa2 0x0
|
||
|
|
0x01b8 0x18 0x0
|
||
|
|
0x01bc 0x11 0x0
|
||
|
|
0x023c 0x11 0x0
|
||
|
|
0x0284 0x75 0x0
|
||
|
|
0x029c 0x12 0x0
|
||
|
|
0x0304 0x02 0x0
|
||
|
|
0x0408 0x0c 0x0
|
||
|
|
0x0414 0x03 0x0
|
||
|
|
0x0434 0x7f 0x0
|
||
|
|
0x0444 0x70 0x0
|
||
|
|
0x0460 0x30 0x0
|
||
|
|
0x04d4 0x04 0x0
|
||
|
|
0x04d8 0x07 0x0
|
||
|
|
0x04dc 0x1b 0x0
|
||
|
|
0x04e8 0x04 0x0
|
||
|
|
0x04ec 0x0e 0x0
|
||
|
|
0x04f0 0x4a 0x0
|
||
|
|
0x04f4 0x0f 0x0
|
||
|
|
0x04f8 0xc0 0x0
|
||
|
|
0x04fc 0x00 0x0
|
||
|
|
0x0510 0x17 0x0
|
||
|
|
0x0518 0x1c 0x0
|
||
|
|
0x051c 0x03 0x0
|
||
|
|
0x0524 0x1e 0x0
|
||
|
|
0x0570 0xbf 0x0
|
||
|
|
0x0574 0x3f 0x0
|
||
|
|
0x0578 0xff 0x0
|
||
|
|
0x057c 0x7f 0x0
|
||
|
|
0x0580 0x15 0x0
|
||
|
|
0x0584 0x24 0x0
|
||
|
|
0x0588 0xe4 0x0
|
||
|
|
0x058c 0xec 0x0
|
||
|
|
0x0590 0x3b 0x0
|
||
|
|
0x0594 0x36 0x0
|
||
|
|
0x0598 0xd4 0x0
|
||
|
|
0x059c 0x54 0x0
|
||
|
|
0x05a0 0xdb 0x0
|
||
|
|
0x05a4 0x3b 0x0
|
||
|
|
0x05a8 0x31 0x0
|
||
|
|
0x05bc 0x0c 0x0
|
||
|
|
0x05b8 0x38 0x0
|
||
|
|
0x063c 0x11 0x0
|
||
|
|
0x0684 0x75 0x0
|
||
|
|
0x069c 0x12 0x0
|
||
|
|
0x0704 0x20 0x0
|
||
|
|
0x0808 0x0c 0x0
|
||
|
|
0x0814 0x03 0x0
|
||
|
|
0x0834 0x7f 0x0
|
||
|
|
0x0844 0x70 0x0
|
||
|
|
0x0860 0x30 0x0
|
||
|
|
0x08d4 0x04 0x0
|
||
|
|
0x08d8 0x07 0x0
|
||
|
|
0x08dc 0x1b 0x0
|
||
|
|
0x08e8 0x04 0x0
|
||
|
|
0x08ec 0x0e 0x0
|
||
|
|
0x08f0 0x4a 0x0
|
||
|
|
0x08f4 0x0f 0x0
|
||
|
|
0x08f8 0xc0 0x0
|
||
|
|
0x08fc 0x00 0x0
|
||
|
|
0x0910 0x17 0x0
|
||
|
|
0x0918 0x1c 0x0
|
||
|
|
0x091c 0x03 0x0
|
||
|
|
0x0924 0x1e 0x0
|
||
|
|
0x0970 0xbf 0x0
|
||
|
|
0x0974 0x3f 0x0
|
||
|
|
0x0978 0xff 0x0
|
||
|
|
0x097c 0x7f 0x0
|
||
|
|
0x0980 0x15 0x0
|
||
|
|
0x0984 0x24 0x0
|
||
|
|
0x0988 0xe4 0x0
|
||
|
|
0x098c 0xec 0x0
|
||
|
|
0x0990 0x3b 0x0
|
||
|
|
0x0994 0x36 0x0
|
||
|
|
0x0998 0xd4 0x0
|
||
|
|
0x099c 0x54 0x0
|
||
|
|
0x09a0 0xdb 0x0
|
||
|
|
0x09a4 0x3b 0x0
|
||
|
|
0x09a8 0x31 0x0
|
||
|
|
0x09bc 0x0c 0x0
|
||
|
|
0x09b8 0x38 0x0
|
||
|
|
0x0adc 0x05 0x0
|
||
|
|
0x0b88 0x77 0x0
|
||
|
|
0x0b98 0x0b 0x0
|
||
|
|
0x0ba4 0x01 0x0
|
||
|
|
0x0be0 0x0f 0x0
|
||
|
|
0x0e0c 0x0d 0x0
|
||
|
|
0x0e14 0x07 0x0
|
||
|
|
0x0e1c 0xc1 0x0
|
||
|
|
0x0e40 0x01 0x0
|
||
|
|
0x0e48 0x01 0x0
|
||
|
|
0x0e90 0x00 0x0
|
||
|
|
0x0eb4 0x33 0x0
|
||
|
|
0x0ebc 0x00 0x0
|
||
|
|
0x0ee0 0x58 0x0
|
||
|
|
0x0a00 0x00 0x0
|
||
|
|
0x0a44 0x03 0x0>;
|
||
|
|
qcom,parf-debug-reg = <0x01B0 0x0024 0x0028 0x0224 0x0500
|
||
|
|
0x04D0 0x04D4 0x03C0 0x0630 0x0230
|
||
|
|
0x0000>;
|
||
|
|
qcom,dbi-debug-reg = <0x0104 0x0110 0x0080 0x01F4 0x0730
|
||
|
|
0x0734 0x0738 0x073C>;
|
||
|
|
qcom,phy-debug-reg = <0x0068 0x0140 0x0144 0x0148 0x014C
|
||
|
|
0x0150 0x0160 0x0178 0x02f0 0x06f0
|
||
|
|
0x02fC 0x06fC 0x05fc 0x09fc 0x1000
|
||
|
|
0x1400 0x1004 0x1404 0x1008 0x1408
|
||
|
|
0x100c 0x140C 0x1010 0x1410 0x1014
|
||
|
|
0x1414 0x1018 0x1418 0x1220 0x1620
|
||
|
|
0x0a14 0x0a18 0x0a1C 0x0a20 0x0a24
|
||
|
|
0x0a28 0x0a2C 0x0a30 0x0a34 0x0a38
|
||
|
|
0x0a3C 0x0e00 0x0e04>;
|
||
|
|
|
||
|
|
pcie1_rp: pcie1_rp {
|
||
|
|
reg = <0 0 0 0 0>;
|
||
|
|
};
|
||
|
|
};
|
||
|
|
|
||
|
|
pcie1_msi: qcom,pcie1_msi@17a10040 {
|
||
|
|
compatible = "qcom,pci-msi";
|
||
|
|
msi-controller;
|
||
|
|
reg = <0x17a10040 0x0>;
|
||
|
|
interrupt-parent = <&intc>;
|
||
|
|
interrupts = <GIC_SPI 800 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 801 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 802 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 803 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 804 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 805 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 806 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 807 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 808 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 809 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 810 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 811 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 812 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 813 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 814 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 815 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 816 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 817 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 818 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 819 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 820 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 821 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 822 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 823 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 824 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 825 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 826 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 827 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 828 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 829 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 830 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 831 IRQ_TYPE_EDGE_RISING>;
|
||
|
|
};
|
||
|
|
|
||
|
|
pcie2: qcom,pcie@1c10000 {
|
||
|
|
compatible = "qcom,pci-msm";
|
||
|
|
|
||
|
|
reg = <0x01c10000 0x3000>,
|
||
|
|
<0x01c16000 0x2000>,
|
||
|
|
<0x64000000 0xf1d>,
|
||
|
|
<0x64000f20 0xa8>,
|
||
|
|
<0x64001000 0x1000>,
|
||
|
|
<0x64100000 0x100000>;
|
||
|
|
reg-names = "parf", "phy", "dm_core", "elbi", "iatu", "conf";
|
||
|
|
|
||
|
|
cell-index = <2>;
|
||
|
|
linux,pci-domain = <2>;
|
||
|
|
|
||
|
|
#address-cells = <3>;
|
||
|
|
#size-cells = <2>;
|
||
|
|
ranges = <0x01000000 0x0 0x64200000 0x64200000 0x0 0x100000>,
|
||
|
|
<0x02000000 0x0 0x64300000 0x64300000 0x0 0x3d00000>;
|
||
|
|
|
||
|
|
interrupt-parent = <&pcie2>;
|
||
|
|
interrupts = <0 1 2 3 4>;
|
||
|
|
interrupt-names = "int_global_int", "int_a", "int_b", "int_c",
|
||
|
|
"int_d";
|
||
|
|
#interrupt-cells = <1>;
|
||
|
|
interrupt-map-mask = <0 0 0 0xffffffff>;
|
||
|
|
interrupt-map = <0 0 0 0 &intc GIC_SPI 236 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 1 &intc GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 2 &intc GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 3 &intc GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
|
||
|
|
0 0 0 4 &intc GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>;
|
||
|
|
msi-parent = <&pcie2_msi>;
|
||
|
|
|
||
|
|
perst-gpio = <&tlmm 85 GPIO_ACTIVE_HIGH>;
|
||
|
|
wake-gpio = <&tlmm 87 GPIO_ACTIVE_HIGH>;
|
||
|
|
pinctrl-names = "default";
|
||
|
|
pinctrl-0 = <&pcie2_clkreq_default
|
||
|
|
&pcie2_perst_default
|
||
|
|
&pcie2_wake_default>;
|
||
|
|
|
||
|
|
gdsc-core-vdd-supply = <&pcie_2_gdsc>;
|
||
|
|
vreg-1p2-supply = <&pm8150_l9>;
|
||
|
|
vreg-0p9-supply = <&pm8150_l5>;
|
||
|
|
vreg-cx-supply = <&VDD_CX_LEVEL>;
|
||
|
|
qcom,vreg-1p2-voltage-level = <1200000 1200000 25500>;
|
||
|
|
qcom,vreg-0p9-voltage-level = <880000 880000 98800>;
|
||
|
|
qcom,vreg-cx-voltage-level = <RPMH_REGULATOR_LEVEL_MAX
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM 0>;
|
||
|
|
qcom,bw-scale = /* Gen1 */
|
||
|
|
<RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
19200000
|
||
|
|
/* Gen2 */
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
RPMH_REGULATOR_LEVEL_LOW_SVS
|
||
|
|
19200000
|
||
|
|
/* Gen3 */
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM
|
||
|
|
RPMH_REGULATOR_LEVEL_NOM
|
||
|
|
100000000>;
|
||
|
|
interconnect-names = "icc_path";
|
||
|
|
interconnects = <&aggre1_noc MASTER_PCIE_2 &mc_virt SLAVE_EBI1>;
|
||
|
|
|
||
|
|
clocks = <&gcc GCC_PCIE_2_PIPE_CLK>,
|
||
|
|
<&rpmhcc RPMH_CXO_CLK>,
|
||
|
|
<&gcc GCC_PCIE_2_AUX_CLK>,
|
||
|
|
<&gcc GCC_PCIE_2_CFG_AHB_CLK>,
|
||
|
|
<&gcc GCC_PCIE_2_MSTR_AXI_CLK>,
|
||
|
|
<&gcc GCC_PCIE_2_SLV_AXI_CLK>,
|
||
|
|
<&gcc GCC_PCIE_MDM_CLKREF_EN>,
|
||
|
|
<&gcc GCC_PCIE_2_SLV_Q2A_AXI_CLK>,
|
||
|
|
<&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>,
|
||
|
|
<&gcc GCC_PCIE2_PHY_REFGEN_CLK>,
|
||
|
|
<&gcc GCC_DDRSS_PCIE_SF_TBU_CLK>,
|
||
|
|
<&gcc GCC_PCIE_2_PIPE_CLK_SRC>,
|
||
|
|
<&pcie_2_pipe_clk>;
|
||
|
|
clock-names = "pcie_pipe_clk", "pcie_ref_clk_src",
|
||
|
|
"pcie_aux_clk", "pcie_cfg_ahb_clk",
|
||
|
|
"pcie_mstr_axi_clk", "pcie_slv_axi_clk",
|
||
|
|
"pcie_ldo", "pcie_slv_q2a_axi_clk",
|
||
|
|
"pcie_tbu_clk", "pcie_phy_refgen_clk",
|
||
|
|
"pcie_ddrss_sf_tbu_clk", "pcie_pipe_clk_mux",
|
||
|
|
"pcie_pipe_clk_ext_src";
|
||
|
|
clock-frequency = <0>, <0>, <19200000>, <0>, <0>, <0>,
|
||
|
|
<0>, <0>, <0>, <0>, <100000000>, <0>, <0>;
|
||
|
|
clock-suppressible = <0>, <0>, <0>, <0>, <0>, <0>, <1>, <0>,
|
||
|
|
<0>, <0>, <0>, <0>, <0>;
|
||
|
|
|
||
|
|
resets = <&gcc GCC_PCIE_2_BCR>,
|
||
|
|
<&gcc GCC_PCIE_2_PHY_BCR>;
|
||
|
|
reset-names = "pcie_2_core_reset",
|
||
|
|
"pcie_2_phy_reset";
|
||
|
|
|
||
|
|
dma-coherent;
|
||
|
|
qcom,smmu-sid-base = <0x1d00>;
|
||
|
|
iommu-map = <0x0 &apps_smmu 0x1d00 0x1>,
|
||
|
|
<0x100 &apps_smmu 0x1d01 0x1>;
|
||
|
|
|
||
|
|
qcom,boot-option = <0x1>;
|
||
|
|
qcom,aux-clk-freq = <20>; /* 19.2 MHz */
|
||
|
|
qcom,drv-name = "lpass";
|
||
|
|
qcom,no-l0s-supported;
|
||
|
|
qcom,drv-l1ss-timeout-us = <5000>;
|
||
|
|
qcom,slv-addr-space-size = <0x4000000>;
|
||
|
|
qcom,ep-latency = <10>;
|
||
|
|
qcom,num-parf-testbus-sel = <0xb9>;
|
||
|
|
qcom,gdsc-clk-drv-ss-nonvotable;
|
||
|
|
|
||
|
|
qcom,pcie-phy-ver = <1102>;
|
||
|
|
qcom,phy-status-offset = <0xa14>;
|
||
|
|
qcom,phy-status-bit = <6>;
|
||
|
|
qcom,phy-power-down-offset = <0xa40>;
|
||
|
|
qcom,phy-sequence = <0x0a40 0x03 0x0
|
||
|
|
0x0010 0x01 0x0
|
||
|
|
0x001c 0x31 0x0
|
||
|
|
0x0020 0x01 0x0
|
||
|
|
0x0024 0xde 0x0
|
||
|
|
0x0028 0x07 0x0
|
||
|
|
0x0030 0x4c 0x0
|
||
|
|
0x0034 0x06 0x0
|
||
|
|
0x0048 0x90 0x0
|
||
|
|
0x0058 0x0f 0x0
|
||
|
|
0x0074 0x06 0x0
|
||
|
|
0x0078 0x06 0x0
|
||
|
|
0x007c 0x16 0x0
|
||
|
|
0x0080 0x16 0x0
|
||
|
|
0x0084 0x36 0x0
|
||
|
|
0x0088 0x36 0x0
|
||
|
|
0x0094 0x08 0x0
|
||
|
|
0x00a4 0x42 0x0
|
||
|
|
0x00ac 0x0a 0x0
|
||
|
|
0x00b0 0x1a 0x0
|
||
|
|
0x00b4 0x14 0x0
|
||
|
|
0x00b8 0x34 0x0
|
||
|
|
0x00bc 0x82 0x0
|
||
|
|
0x00c4 0x68 0x0
|
||
|
|
0x00cc 0x55 0x0
|
||
|
|
0x00d0 0x55 0x0
|
||
|
|
0x00d4 0x03 0x0
|
||
|
|
0x00d8 0xab 0x0
|
||
|
|
0x00dc 0xaa 0x0
|
||
|
|
0x00e0 0x02 0x0
|
||
|
|
0x010c 0x02 0x0
|
||
|
|
0x0110 0x24 0x0
|
||
|
|
0x0118 0xb4 0x0
|
||
|
|
0x011c 0x03 0x0
|
||
|
|
0x0154 0x34 0x0
|
||
|
|
0x0158 0x01 0x0
|
||
|
|
0x016c 0x08 0x0
|
||
|
|
0x01ac 0xca 0x0
|
||
|
|
0x01b0 0x1e 0x0
|
||
|
|
0x01b4 0xa2 0x0
|
||
|
|
0x01b8 0x18 0x0
|
||
|
|
0x01bc 0x11 0x0
|
||
|
|
0x023c 0x11 0x0
|
||
|
|
0x0284 0x75 0x0
|
||
|
|
0x029c 0x12 0x0
|
||
|
|
0x0304 0x02 0x0
|
||
|
|
0x0408 0x0c 0x0
|
||
|
|
0x0414 0x03 0x0
|
||
|
|
0x0434 0x7f 0x0
|
||
|
|
0x0444 0x70 0x0
|
||
|
|
0x0460 0x30 0x0
|
||
|
|
0x04d4 0x04 0x0
|
||
|
|
0x04d8 0x07 0x0
|
||
|
|
0x04dc 0x1b 0x0
|
||
|
|
0x04e8 0x04 0x0
|
||
|
|
0x04ec 0x0e 0x0
|
||
|
|
0x04f0 0x4a 0x0
|
||
|
|
0x04f4 0x0f 0x0
|
||
|
|
0x04f8 0xc0 0x0
|
||
|
|
0x04fc 0x00 0x0
|
||
|
|
0x0510 0x17 0x0
|
||
|
|
0x0518 0x1c 0x0
|
||
|
|
0x051c 0x03 0x0
|
||
|
|
0x0524 0x1e 0x0
|
||
|
|
0x0570 0xbf 0x0
|
||
|
|
0x0574 0x3f 0x0
|
||
|
|
0x0578 0xff 0x0
|
||
|
|
0x057c 0x7f 0x0
|
||
|
|
0x0580 0x15 0x0
|
||
|
|
0x0584 0x24 0x0
|
||
|
|
0x0588 0xe4 0x0
|
||
|
|
0x058c 0xec 0x0
|
||
|
|
0x0590 0x3b 0x0
|
||
|
|
0x0594 0x36 0x0
|
||
|
|
0x0598 0xd4 0x0
|
||
|
|
0x059c 0x54 0x0
|
||
|
|
0x05a0 0xdb 0x0
|
||
|
|
0x05a4 0x3b 0x0
|
||
|
|
0x05a8 0x31 0x0
|
||
|
|
0x05bc 0x0c 0x0
|
||
|
|
0x05b8 0x38 0x0
|
||
|
|
0x063c 0x11 0x0
|
||
|
|
0x0684 0x75 0x0
|
||
|
|
0x069c 0x12 0x0
|
||
|
|
0x0704 0x20 0x0
|
||
|
|
0x0808 0x0c 0x0
|
||
|
|
0x0814 0x03 0x0
|
||
|
|
0x0834 0x7f 0x0
|
||
|
|
0x0844 0x70 0x0
|
||
|
|
0x0860 0x30 0x0
|
||
|
|
0x08d4 0x04 0x0
|
||
|
|
0x08d8 0x07 0x0
|
||
|
|
0x08dc 0x1b 0x0
|
||
|
|
0x08e8 0x04 0x0
|
||
|
|
0x08ec 0x0e 0x0
|
||
|
|
0x08f0 0x4a 0x0
|
||
|
|
0x08f4 0x0f 0x0
|
||
|
|
0x08f8 0xc0 0x0
|
||
|
|
0x08fc 0x00 0x0
|
||
|
|
0x0910 0x17 0x0
|
||
|
|
0x0918 0x1c 0x0
|
||
|
|
0x091c 0x03 0x0
|
||
|
|
0x0924 0x1e 0x0
|
||
|
|
0x0970 0xbf 0x0
|
||
|
|
0x0974 0x3f 0x0
|
||
|
|
0x0978 0xff 0x0
|
||
|
|
0x097c 0x7f 0x0
|
||
|
|
0x0980 0x15 0x0
|
||
|
|
0x0984 0x24 0x0
|
||
|
|
0x0988 0xe4 0x0
|
||
|
|
0x098c 0xec 0x0
|
||
|
|
0x0990 0x3b 0x0
|
||
|
|
0x0994 0x36 0x0
|
||
|
|
0x0998 0xd4 0x0
|
||
|
|
0x099c 0x54 0x0
|
||
|
|
0x09a0 0xdb 0x0
|
||
|
|
0x09a4 0x3b 0x0
|
||
|
|
0x09a8 0x31 0x0
|
||
|
|
0x09bc 0x0c 0x0
|
||
|
|
0x09b8 0x38 0x0
|
||
|
|
0x0adc 0x05 0x0
|
||
|
|
0x0b88 0x77 0x0
|
||
|
|
0x0b98 0x0b 0x0
|
||
|
|
0x0ba4 0x01 0x0
|
||
|
|
0x0be0 0x0f 0x0
|
||
|
|
0x0e0c 0x0d 0x0
|
||
|
|
0x0e14 0x07 0x0
|
||
|
|
0x0e1c 0xc1 0x0
|
||
|
|
0x0e40 0x01 0x0
|
||
|
|
0x0e48 0x01 0x0
|
||
|
|
0x0e90 0x00 0x0
|
||
|
|
0x0eb4 0x33 0x0
|
||
|
|
0x0ebc 0x00 0x0
|
||
|
|
0x0ee0 0x58 0x0
|
||
|
|
0x0a00 0x00 0x0
|
||
|
|
0x0a44 0x03 0x0>;
|
||
|
|
|
||
|
|
qcom,parf-debug-reg = <0x01B0 0x0024 0x0028 0x0224 0x0500
|
||
|
|
0x04D0 0x04D4 0x03C0 0x0630 0x0230
|
||
|
|
0x0000>;
|
||
|
|
qcom,dbi-debug-reg = <0x0104 0x0110 0x0080 0x01F4 0x0730
|
||
|
|
0x0734 0x0738 0x073C>;
|
||
|
|
qcom,phy-debug-reg = <0x0068 0x0140 0x0144 0x0148 0x014C
|
||
|
|
0x0150 0x0160 0x0178 0x02f0 0x06f0
|
||
|
|
0x02fC 0x06fC 0x05fc 0x09fc 0x1000
|
||
|
|
0x1400 0x1004 0x1404 0x1008 0x1408
|
||
|
|
0x100c 0x140C 0x1010 0x1410 0x1014
|
||
|
|
0x1414 0x1018 0x1418 0x1220 0x1620
|
||
|
|
0x0a14 0x0a18 0x0a1C 0x0a20 0x0a24
|
||
|
|
0x0a28 0x0a2C 0x0a30 0x0a34 0x0a38
|
||
|
|
0x0a3C 0x0e00 0x0e04>;
|
||
|
|
|
||
|
|
pcie2_rp: pcie2_rp {
|
||
|
|
reg = <0 0 0 0 0>;
|
||
|
|
};
|
||
|
|
};
|
||
|
|
|
||
|
|
pcie2_msi: qcom,pcie2_msi@17a10040 {
|
||
|
|
compatible = "qcom,pci-msi";
|
||
|
|
msi-controller;
|
||
|
|
reg = <0x17a10040 0x0>;
|
||
|
|
interrupt-parent = <&intc>;
|
||
|
|
interrupts = <GIC_SPI 832 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 833 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 834 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 835 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 836 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 837 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 838 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 839 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 840 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 841 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 842 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 843 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 844 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 845 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 846 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 847 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 848 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 849 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 850 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 851 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 852 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 853 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 854 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 855 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 856 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 857 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 858 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 859 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 860 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 861 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 862 IRQ_TYPE_EDGE_RISING>,
|
||
|
|
<GIC_SPI 863 IRQ_TYPE_EDGE_RISING>;
|
||
|
|
};
|
||
|
|
};
|