Qualcomm Technologies, Inc. SDE KMS Snapdragon Display Engine implements Linux DRM/KMS APIs to drive user interface to different panel interfaces. SDE driver is the core of display subsystem which manage all data paths to different panel interfaces. Required properties - compatible: Must be "qcom,sde-kms" - compatible: "msm-hdmi-audio-codec-rx"; - reg: Offset and length of the register set for the device. - reg-names : Names to refer to register sets related to this device - clocks: List of Phandles for clock device nodes needed by the device. - clock-names: List of clock names needed by the device. - mmagic-supply: Phandle for mmagic mdss supply regulator device node. - vdd-supply: Phandle for vdd regulator device node. - interrupt-parent: Must be core interrupt controller. - interrupts: Interrupt associated with MDSS. - interrupt-controller: Mark the device node as an interrupt controller. - #interrupt-cells: Should be one. The first cell is interrupt number. - iommus: Specifies the SID's used by this context bank. - qcom,sde-sspp-type: Array of strings for SDE source surface pipes type information. A source pipe can be "vig", "rgb", "dma" or "cursor" type. Number of xin ids defined should match the number of offsets defined in property: qcom,sde-sspp-off. - qcom,sde-sspp-off: Array of offset for SDE source surface pipes. The offsets are calculated from register "mdp_phys" defined in reg property + "sde-off". The number of offsets defined here should reflect the amount of pipes that can be active in SDE for this configuration. - qcom,sde-sspp-xin-id: Array of VBIF clients ids (xins) corresponding to the respective source pipes. Number of xin ids defined should match the number of offsets defined in property: qcom,sde-sspp-off. - qcom,sde-ctl-off: Array of offset addresses for the available ctl hw blocks within SDE, these offsets are calculated from register "mdp_phys" defined in reg property. The number of ctl offsets defined here should reflect the number of control paths that can be configured concurrently on SDE for this configuration. - qcom,sde-wb-off: Array of offset addresses for the programmable writeback blocks within SDE. - qcom,sde-wb-xin-id: Array of VBIF clients ids (xins) corresponding to the respective writeback. Number of xin ids defined should match the number of offsets defined in property: qcom,sde-wb-off. - qcom,sde-mixer-off: Array of offset addresses for the available mixer blocks that can drive data to panel interfaces. These offsets are be calculated from register "mdp_phys" defined in reg property. The number of offsets defined should reflect the amount of mixers that can drive data to a panel interface. - qcom,sde-dspp-top-off: Offset address for the dspp top block. The offset is calculated from register "mdp_phys" defined in reg property. - qcom,sde-dspp-off: Array of offset addresses for the available dspp blocks. These offsets are calculated from register "mdp_phys" defined in reg property. - qcom,sde-pp-off: Array of offset addresses for the available pingpong blocks. These offsets are calculated from register "mdp_phys" defined in reg property. - qcom,sde-pp-slave: Array of flags indicating whether each ping pong block may be configured as a pp slave. - qcom,sde-pp-merge-3d-id: Array of index ID values for the merge 3d block connected to each pingpong, starting at 0. - qcom,sde-merge-3d-off: Array of offset addresses for the available merge 3d blocks. These offsets are calculated from register "mdp_phys" defined in reg property. - qcom,sde-intf-off: Array of offset addresses for the available SDE interface blocks that can drive data to a panel controller. The offsets are calculated from "mdp_phys" defined in reg property. The number of offsets defined should reflect the number of programmable interface blocks available in hardware. - qcom,sde-mixer-blend-op-off Array of offset addresses for the available blending stages. The offsets are relative to qcom,sde-mixer-off. - qcom,sde-mixer-pair-mask Array of mixer numbers that can be paired with mixer number corresponding to the array index. Optional properties: - clock-rate: List of clock rates in Hz. - clock-max-rate: List of maximum clock rate in Hz that this device supports. - clock-mmrm: List of clocks that enable setting the clk rate through MMRM driver. The order of the list must match the 'clocks' and 'clock-names' properties. The 'DISP_CC' ID of the clock must be used to enable the property for the respective clock, whereas a value of zero disables the property. - qcom,platform-supply-entries: A node that lists the elements of the supply. There can be more than one instance of this binding, in which case the entry would be appended with the supply entry index. e.g. qcom,platform-supply-entry@0 -- reg: offset and length of the register set for the device. -- qcom,supply-name: name of the supply (vdd/vdda/vddio) -- qcom,supply-min-voltage: minimum voltage level (uV) -- qcom,supply-max-voltage: maximum voltage level (uV) -- qcom,supply-enable-load: load drawn (uA) from enabled supply -- qcom,supply-disable-load: load drawn (uA) from disabled supply -- qcom,supply-pre-on-sleep: time to sleep (ms) before turning on -- qcom,supply-post-on-sleep: time to sleep (ms) after turning on -- qcom,supply-pre-off-sleep: time to sleep (ms) before turning off -- qcom,supply-post-off-sleep: time to sleep (ms) after turning off - qcom,sde-hw-version: A u32 value indicates the MDSS hw version - qcom,sde-sspp-src-size: A u32 value indicates the address range for each sspp. - qcom,sde-mixer-size: A u32 value indicates the address range for each mixer. - qcom,sde-ctl-size: A u32 value indicates the address range for each ctl. - qcom,sde-dspp-size: A u32 value indicates the address range for each dspp. - qcom,sde-intf-size: A u32 value indicates the address range for each intf. - qcom,sde-dsc-size: A u32 value indicates the address range for each dsc. - qcom,sde-vdc-size: A u32 value indicates the address range for each vdc. - qcom,sde-cdm-size: A u32 value indicates the address range for each cdm. - qcom,sde-pp-size: A u32 value indicates the address range for each pingpong. - qcom,sde-merge-3d-size: A u32 value indicates the address range for each merge 3d. - qcom,sde-pp-cwb: Array of u32 flags indicating whether each ping pong block may be configured as a cwb pp block. - qcom,sde-wb-size: A u32 value indicates the address range for each writeback. - qcom,sde-len: A u32 entry for SDE address range. - qcom,sde-intf-max-prefetch-lines: Array of u32 values for max prefetch lines on each interface. - qcom,sde-sspp-linewidth: A u32 value indicates the max sspp line width. - qcom,sde-vig-sspp-linewidth: A u32 value indicates the max vig sspp line width. - qcom,sde-scaling-linewidth: A u32 value indicates the max vig source pipe line width for scaling purposes. - qcom,sde-mixer-linewidth: A u32 value indicates the max mixer line width. - qcom,sde-wb-linewidth: A u32 value indicates the max writeback line width. - qcom,sde-wb-linewidth-linear: A u32 value indicates the max line width supported by WB for linear color formats. - qcom,sde-sspp-scale-size: A u32 value indicates the scaling block size on sspp. - qcom,sde-mixer-blendstages: A u32 value indicates the max mixer blend stages for alpha blending. - qcom,sde-qseed-sw-lib-rev: A string entry indicates qseed sw library revision supporting the qseed HW block. It supports "qseedv3", "qseedv3lite" and "qseedv2" entries for qseed revision. By default "qseedv2" is used if this optional property is not defined. - qcom,sde-qseed-scalar-version: A u32 value indicating the HW version of the QSEED hardware block - qcom,sde-csc-type: A string entry indicates csc support on sspp and wb. It supports "csc" and "csc-10bit" entries for csc type. - qcom,sde-highest-bank-bit: Property to specify GPU/Camera/Video highest memory bank bit used for tile format buffers. First value in the array represents the ddr type and the second value is the hbb value corresponding to the ddr type. - qcom,sde-ubwc-version: Property to specify the UBWC feature version. A u32 UBWC version is based on MDSS support. - qcom,sde-ubwc-static: Property to specify the default UBWC static configuration value. - qcom,sde-ubwc-bw-calc-version: A u32 property to specify version of UBWC bandwidth calculation algorithm - qcom,sde-ubwc-swizzle: Property to specify the default UBWC swizzle configuration value. - qcom,sde-smart-panel-align-mode: A u32 property to specify the align mode for split display on smart panel. Possible values: 0x0 - no alignment 0xc - align at start of frame 0xd - align at start of line - qcom,sde-panic-per-pipe: Boolean property to indicate if panic signal control feature is available on each source pipe. - qcom,sde-has-src-split: Boolean property to indicate if source split feature is available or not. - qcom,sde-has-dim-layer: Boolean property to indicate if mixer has dim layer feature is available or not. - qcom,sde-has-idle-pc: Boolean property to indicate if target has idle power collapse feature available or not. - qcom,sde-wakeup-with-touch: Boolean property to indicate if command mode display will exit from power collapse based on display input touch event or not. - qcom,sde-has-mixer-gc: Boolean property to indicate if mixer has gamma correction feature available or not. - qcom,sde-has-dest-scaler: Boolean property to indicate if destination scaler feature is available or not. - qcom,sde-max-dest-scaler-input-linewidth: A u32 value indicates the maximum input line width to destination scaler. - qcom,sde-max-dest-scaler-output-linewidth: A u32 value indicates the maximum output line width of destination scaler. - qcom,sde-dest-scaler-top-off: A u32 value provides the offset from mdp base to destination scaler block. - qcom,sde-dest-scaler-top-size: A u32 value indicates the address range for ds top - qcom,sde-dest-scaler-off: Array of u32 offsets indicate the qseed3 scaler blocks offset from destination scaler top offset. - qcom,sde-dest-scaler-size: A u32 value indicates the address range for each scaler block - qcom,sde-sspp-clk-ctrl: Array of offsets describing clk control offsets for dynamic clock gating. 1st value in the array represents offset of the control register. 2nd value represents bit offset within control register. Number of offsets defined should match the number of offsets defined in property: qcom,sde-sspp-off - qcom,sde-sspp-clk-status: Array of offsets describing clk status offsets for clock active state. 1st value in the array represents offset of the status register. 2nd value represents bit offset within status register. Number of offsets defined should match the number of offsets defined in property: qcom,sde-sspp-off. - qcom,sde-sspp-excl-rect: Array of u32 values indicating exclusion rectangle support on each sspp. - qcom,sde-sspp-smart-dma-priority: Array of u32 values indicating hw pipe priority of secondary rectangles when smart dma is supported. Number of priority values should match the number of offsets defined in qcom,sde-sspp-off node. Zero indicates no support for smart dma for the sspp. - qcom,sde-smart-dma-rev: A string entry indicating the smart dma version supported on the device. Supported entries are "smart_dma_v1" and "smart_dma_v2". - qcom,sde-vdc-hw-rev: A string indicating the hw version of vdc. - qcom,sde-intf-type: Array of string provides the interface type information. Possible string values "dsi" - dsi display interface "dp" - Display Port interface "hdmi" - HDMI display interface An interface is considered as "none" if interface type is not defined. - qcom,sde-intf-tear-irq-off Array of offset addresses for the available tear effect (TE) IRQ blocks from "mdp_phys". There should be one entry per INTF instance with a zero value for INTFs without TE IRQ block. - qcom,sde-emulated-env: Boolean property to indicate if the MDSS is running in an emulated environment. - qcom,sde-off: SDE offset from "mdp_phys" defined in reg property. - qcom,sde-cdm-off: Array of offset addresses for the available cdm blocks. These offsets will be calculated from register "mdp_phys" defined in reg property. - qcom,sde-vbif-off: Array of offset addresses for the available vbif blocks. These offsets will be calculated from register "vbif_phys" defined in reg property. - qcom,sde-vbif-size: A u32 value indicates the vbif block address range. - qcom,sde-uidle-off: A u32 value with the offset for the uidle block, from the "mdp_phys". - qcom,sde-uidle-size: A u32 value indicates the uidle block address range. - qcom,sde-te-off: A u32 offset indicates the te block offset on pingpong. This offset is 0x0 by default. - qcom,sde-te2-off: A u32 offset indicates the te2 block offset on pingpong. - qcom,sde-te-size: A u32 value indicates the te block address range. - qcom,sde-te2-size: A u32 value indicates the te2 block address range. - qcom,sde-dsc-off: Array of offset addresses for the available dsc blocks. These offsets are calculated from register "mdp_phys" defined in reg property. - qcom,sde-dsc-hw-rev: A string value indicates the dsc hw block version. - qcom,sde-dsc-enc: Array of offset addresses for the available dsc encoder blocks. These offsets are calculated from the corresponding DSC base. - qcom,sde-dsc-enc-size A u32 value indicates the enc block offset range. - qcom,sde-dsc-ctl: Array of offset addresses for the available dsc ctl blocks. These offsets are calculated from the corresponding DSC base. - qcom,sde-dsc-ctl-size A u32 value indicates the ctl block offset range. - qcom,sde-dsc-native422-supp: Array of flags indicating whether corresponding dsc block can support native 422 and native 420 encoding. - qcom,sde-dsc-linewidth: A u32 value indicates the max dsc line width. - qcom,sde-vdc-off: A u32 offset address for the available vdc blocks. This offset is calculated from register "mdp_phys" defined in reg property. - qcom,sde-vdc-enc-size A u32 value indicates the enc block offset range. - qcom,sde-vdc-enc: A u32 offset address for the vdc encoder block. This offset is calculated from qcom,sde-vdc-off. - qcom,sde-vdc-ctl: A u32 offset address for the vdc ctl block. This offset is calculated from qcom,sde-vdc-off. - qcom,sde-vdc-ctl-size A u32 value indicates the ctl block offset range. - qcom,sde-qdss-off: A u32 offset indicates the qdss block offset. - qcom,sde-dither-off: A u32 offset indicates the dither block offset on pingpong. - qcom,sde-dither-version: A u32 value indicates the dither block version. - qcom,sde-dither-size: A u32 value indicates the dither block address range. - qcom,sde-cwb-dither: Array of u32 flags indicating whether each dither block may be configured as a cwb dither block. - qcom,sde-sspp-vig-blocks: A node that lists the blocks inside the VIG hardware. There can be more than one instance of this binding, in which case the entry would be appended with the vcm entry index. Each entry will contain the offset and version (if needed) of each feature block. The presence of a block entry indicates that the SSPP VIG contains that feature hardware. e.g. qcom,sde-sspp-vig-blocks -- vcm@0 -- cell-index: A u32 index for the sub-block. -- qcom,sde-vig-top-off: A u32 offset of the sub-block top. -- qcom,sde-vig-csc-off: offset of CSC hardware -- qcom,sde-vig-qseed-off: offset of QSEED hardware -- qcom,sde-vig-qseed-size: A u32 address range for qseed scaler. -- qcom,sde-vig-pcc: offset and version of PCC hardware -- qcom,sde-vig-hsic: offset and version of global PA adjustment -- qcom,sde-vig-memcolor: offset and version of PA memcolor hardware -- qcom,sde-vig-gamut: offset and version of 3D LUT Gamut hardware -- qcom,sde-vig-igc: offset and version of 1D LUT IGC hardware -- qcom,sde-vig-inverse-pma: Boolean property to indicate if inverse PMA feature is available on VIG pipe -- qcom,sde-fp16-igc: u32 offset and version of the FP16 IGC hardware -- qcom,sde-fp16-unmult: u32 offset and version of the FP16 Unmult hardware -- qcom,sde-fp16-gc: u32 offset and version of the FP16 GC hardware -- qcom,sde-fp16-csc: u32 offset and version of the FP16 CSC hardware - qcom,sde-sspp-dma-blocks: A node that lists the blocks inside the DMA hardware. There can be more than one instance of this binding, in which case the entry would be appended with dgm entry index. Each entry will contain the offset and version (if needed) of each feature block. The presence of a block entry indicates that the SSPP DMA contains that feature hardware. e.g. qcom,sde-sspp-dma-blocks -- dgm@0 -- cell-index: A u32 index for the sub-block. -- qcom,sde-dma-top-off: A u32 offset of the sub-block top. -- qcom,sde-dma-igc: offset and version of DMA IGC -- qcom,sde-dma-gc: offset and version of DMA GC -- qcom,sde-dma-inverse-pma: Boolean property to indicate if inverse PMA feature is available on DMA pipe -- qcom,sde-dma-csc-off: offset of CSC hardware -- qcom,sde-fp16-igc: u32 offset and version of the FP16 IGC hardware -- qcom,sde-fp16-unmult: u32 offset and version of the FP16 Unmult hardware -- qcom,sde-fp16-gc: u32 offset and version of the FP16 GC hardware -- qcom,sde-fp16-csc: u32 offset and version of the FP16 CSC hardware - qcom,sde-sspp-rgb-blocks: A node that lists the blocks inside the RGB hardware. The block entries will contain the offset and version (if needed) of each feature block. The presence of a block entry indicates that the SSPP RGB contains that feature hardware. e.g. qcom,sde-sspp-rgb-blocks -- qcom,sde-rgb-scaler-off: offset of RGB scaler hardware -- qcom,sde-rgb-scaler-size: A u32 address range for scaler. -- qcom,sde-rgb-pcc: offset and version of PCC hardware - qcom,sde-dspp-blocks: A node that lists the blocks inside the DSPP hardware. The block entries will contain the offset and version of each feature block. The presence of a block entry indicates that the DSPP contains that feature hardware. e.g. qcom,sde-dspp-blocks -- qcom,sde-dspp-pcc: offset and version of PCC hardware -- qcom,sde-dspp-gc: offset and version of GC hardware -- qcom,sde-dspp-igc: offset and version of IGC hardware -- qcom,sde-dspp-hsic: offset and version of global PA adjustment -- qcom,sde-dspp-memcolor: offset and version of PA memcolor hardware -- qcom,sde-dspp-sixzone: offset and version of PA sixzone hardware -- qcom,sde-dspp-gamut: offset and version of Gamut mapping hardware -- qcom,sde-dspp-dither: offset and version of dither hardware -- qcom,sde-dspp-hist: offset and version of histogram hardware -- qcom,sde-dspp-vlut: offset and version of PA vLUT hardware - qcom,sde-mixer-blocks: A node that lists the blocks inside the layer mixer hardware. The block entries will contain the offset and version (if needed) of each feature block. The presence of a block entry indicates that the layer mixer contains that feature hardware. e.g. qcom,sde-mixer-blocks -- qcom,sde-mixer-gc: offset and version of mixer GC hardware - qcom,sde-dspp-ad-off: Array of u32 offsets indicate the ad block offset from the DSPP offset. Since AD hardware is represented as part of DSPP block, the AD offsets must be offset from the corresponding DSPP base. - qcom,sde-dspp-ad-version A u32 value indicating the version of the AD hardware - qcom,sde-dspp-ltm-version A u32 value indicating the major(upper 16 bits) and minor(lower 16 bits) version of the LTM hardware - qcom,sde-dspp-ltm-off: Array of u32 offsets indicate the LTM block offsets from the DSPP offsets. Since LTM hardware is represented as part of DSPP block, the LTM offsets are calculated based on the corresponding DSPP base. - qcom,sde-dspp-rc-version: A u32 value indicating the version of the RC hardware. - qcom,sde-dspp-rc-off: Array of u32 offsets indicate the RC block offsets from the DSPP offsets. Since RC hardware is represented as part of DSPP block, the RC offsets are calculated based on the corresponding DSPP base. - qcom,sde-dspp-rc-size: A u32 value indicating the RC block address range. - qcom,sde-dspp-rc-mem-size: A u32 value indicating the RC block shared memory size. - qcom,sde-dspp-rc-min-region-width: A u32 value indicating the RC block minimum region width. - qcom,sde-dspp-spr-off: Array of u32 offsets indicate the SPR block offsets from the corresponding DSPP block offset as base. - qcom,sde-dspp-spr-size: A u32 value indicating the SPR block register address range - qcom,sde-dspp-spr-version: A u32 value indicating the version of SPR hardware. - qcom,sde-dspp-demura-off: Array of u32 offsets indicate the demura block offsets from the corresponding DSPP block offset as base. - qcom,sde-dspp-demura-size: A u32 value indicating the demura block register address range - qcom,sde-dspp-demura-version: A u32 value indicating the version of demura hardware. - qcom,sde-lm-noise-off: A u32 value indicating noise layer offset from mixer base. - qcom,sde-lm-noise-version: A u32 value indicating the noise layer version. - qcom,sde-vbif-id: Array of vbif ids corresponding to the offsets defined in property: qcom,sde-vbif-off. - qcom,sde-vbif-default-ot-rd-limit: A u32 value indicates the default read OT limit - qcom,sde-vbif-default-ot-wr-limit: A u32 value indicates the default write OT limit - qcom,sde-vbif-dynamic-ot-rd-limit: A series of 2 cell property, with a format of (pps, OT limit), where pps is pixel per second and OT limit is the read limit to apply if the given pps is not exceeded. - qcom,sde-vbif-dynamic-ot-wr-limit: A series of 2 cell property, with a format of (pps, OT limit), where pps is pixel per second and OT limit is the write limit to apply if the given pps is not exceeded. - qcom,sde-vbif-memtype-0: Array of u32 vbif memory type settings, group 0 - qcom,sde-vbif-memtype-1: Array of u32 vbif memory type settings, group 1 - qcom,sde-wb-id: Array of writeback ids corresponding to the offsets defined in property: qcom,sde-wb-off. - qcom,sde-wb-clk-ctrl: Array of 2 cell property describing clk control offsets for dynamic clock gating. 1st value in the array represents offset of the control register. 2nd value represents bit offset within control register. Number of offsets defined should match the number of offsets defined in property: qcom,sde-wb-off - qcom,sde-wb-clk-status: Array of 2 cell property describing clk status offsets for clock active state. 1st value in the array represents offset of the status register. 2nd value represents bit offset within status register. Number of offsets defined should match the number of offsets defined in property: qcom,sde-wb-off - qcom,sde-reg-dma-off: Array of u32 offset addresses of the dma hardware blocks, relative to "regdma_phys" defined in reg property. - qcom,sde-reg-dma-id: Array of u32 DMA block type ids corresponding to the offsets declared in property: qcom,sde-reg-dma-off - qcom,sde-reg-dma-version: Version of the reg dma hardware blocks. - qcom,sde-reg-dma-trigger-off: Offset of the lut dma trigger reg from "mdp_phys" defined in reg property. - qcom,sde-reg-dma-broadcast-disabled: Boolean property to indicate if broadcast functionality in the register dma hardware block should be used. - qcom,sde-reg-dma-xin-id: VBIF clients id (xin) corresponding to the LUTDMA block. - qcom,sde-reg-dma-clk-ctrl: Array of 2 cell property describing clk control offsets for dynamic clock gating. 1st value in the array represents offset of the control register. 2nd value represents bit offset within control register. - qcom,sde-dram-channels: This represents the number of channels in the Bus memory controller. - qcom,sde-num-nrt-paths: Integer property represents the number of non-realtime paths in each Bus Scaling Usecase. This value depends on number of AXI ports that are dedicated to non-realtime VBIF for particular chipset. These paths must be defined after rt-paths in "qcom,msm-bus,vectors-KBps" vector request. - qcom,sde-max-bw-low-kbps: This value indicates the max bandwidth in Kbps that can be supported without underflow. This is a low bandwidth threshold which should be applied in most scenarios to be safe from underflows when unable to satisfy bandwidth requirements. - qcom,sde-max-bw-high-kbps: This value indicates the max bandwidth in Kbps that can be supported without underflow in the event where there is no VFE. This is a high bandwidth threshold which can be applied in scenarios where panel interface can be more tolerant to memory latency such as command mode panels. - qcom,sde-core-ib-ff: A string entry indicating the fudge factor for core ib calculation. - qcom,sde-core-clk-ff: A string entry indicating the fudge factor for core clock calculation. - qcom,sde-min-core-ib-kbps: This u32 value indicates the minimum mnoc ib vote in Kbps that can be reduced without hitting underflow. BW calculation logic will choose the IB bandwidth requirement based on usecase if this floor value is not defined. - qcom,sde-min-llcc-ib-kbps: This u32 value indicates the minimum llcc ib vote in Kbps that can be reduced without hitting underflow. BW calculation logic will choose the IB bandwidth requirement based on usecase if this floor value is not defined. - qcom,sde-min-dram-ib-kbps: This u32 value indicates the minimum dram ib vote in Kbps that can be reduced without hitting underflow. BW calculation logic will choose the IB bandwidth requirement based on usecase if this floor value is not defined. - qcom,sde-comp-ratio-rt: A string entry indicating the compression ratio for each supported compressed format on realtime interface. The string is composed of one or more of /// separated with spaces. - qcom,sde-comp-ratio-nrt: A string entry indicating the compression ratio for each supported compressed format on non-realtime interface. The string is composed of one or more of /// separated with spaces. - qcom,sde-undersized-prefill-lines: A u32 value indicates the size of undersized prefill in lines. - qcom,sde-xtra-prefill-lines: A u32 value indicates the extra prefill in lines. - qcom,sde-dest-scale-prefill-lines: A u32 value indicates the latency of destination scaler in lines. - qcom,sde-macrotile-prefill-lines: A u32 value indicates the latency of macrotile in lines. - qcom,sde-yuv-nv12-prefill-lines: A u32 value indicates the latency of yuv/nv12 in lines. - qcom,sde-linear-prefill-lines: A u32 value indicates the latency of linear in lines. - qcom,sde-downscaling-prefill-lines: A u32 value indicates the latency of downscaling in lines. - qcom,sde-max-per-pipe-bw-kbps: Array of u32 value indicates the max per pipe bandwidth in Kbps. - qcom,sde-amortizable-threshold: This value indicates the min for traffic shaping in lines. - qcom,sde-ddr-type: A u32 array indicates per pipe bandwidth and vbif qos configurations for different ddr types. - qcom,sde-vbif-qos-rt-remap: This u32 array is used to program the target vbif qos remapper register priority for realtime clients based on ddr-type. First 8 entries are for rp_remap and the next 8 entries are for lvl_remap. - qcom,sde-vbif-qos-nrt-remap: This u32 array is used to program the target vbif qos remapper register priority for non-realtime clients based on ddr-type. First 8 entries are for rp_remap and the next 8 entries are for lvl_remap. - qcom,sde-vbif-qos-cwb-remap: This u32 array is used to program vbif qos remapper register priority for concurrent writeback clients based on ddr-type. First 8 entries are for rp_remap and the next 8 entries are for lvl_remap. - qcom,sde-vbif-qos-lutdma-remap: This u32 array is used to program vbif qos remapper register priority for lutdma client based on ddr-type. First 8 entries are for rp_remap and the next 8 entries are for lvl_remap. - qcom,sde-vbif-qos-cnoc-remap: This u32 array is used to program vbif qos remapper register priority for cnoc clients based on ddr-type. First 8 entries are for rp_remap and the next 8 entries are for lvl_remap. - qcom,sde-vbif-qos-offline-wb-remap: This u32 array is used to program vbif qos remapper register priority for offline-wb clients based on ddr-type. First 8 entries are for rp_remap and the next 8 entries are for lvl_remap. - qcom,sde-qos-refresh-rates: This u32 array indicates danger, safe and creq luts qos configuration for different refresh rates. - qcom,sde-danger-lut: This u32 array of 16 cell property, with a format of for each entry, , indicating the danger luts on sspp and wb. - qcom,sde-safe-lut: This u32 array of 16 cell property, with a format of for each entry, , indicating the safe luts on sspp and wb. - qcom,sde-creq-lut: This u64 array of 16 cell property, with a format of for each entry, for qos cases from , with of-node count based on the qos refresh rates count. - qcom,sde-cdp-setting: Array of 2 cell property, with a format of for cdp use cases in order of , and . - qcom,sde-qos-cpu-mask: A u32 value indicating desired PM QoS CPU affine mask. - qcom,sde-qos-cpu-mask-performance: Each bit represents a CPU mask. For example 0xf represents 4 cpu cores. These cores can be silver or gold or gold+. - qcom,sde-qos-cpu-dma-latency: A u32 value indicating desired PM QoS CPU DMA latency in usec. - qcom,sde-qos-cpu-irq-latency: A u32 value indicating desired PM QoS CPU irq latency in usec. - qcom,sde-ipcc-protocol-id: A u32 value indicating ipcc protocol id used for hw fencing feature. - qcom,sde-ipcc-client-dpu-phys-id: A u32 value indicating ipcc physical client id of dpu used for ipcc registers access. - qcom,sde-inline-rot-xin: An integer array of xin-ids related to inline rotation. - qcom,sde-inline-rot-xin-type: A string array indicating the type of xin, namely sspp or wb. Number of entries should match the number of xin-ids defined in property: qcom,sde-inline-rot-xin - qcom,sde-inline-rot-clk-ctrl: Array of offsets describing clk control offsets for dynamic clock gating. 1st value in the array represents offset of the control register. 2nd value represents bit offset within control register. Number of offsets defined should match the number of xin-ids defined in property: qcom,sde-inline-rot-xin - qcom,sde-secure-sid-mask: Array of secure SID masks used during secure-camera/secure-display usecases. - #power-domain-cells: Number of cells in a power-domain specifier and should contain 0. - #list-cells: Number of mdp cells, must be 1. - qcom,sde-mixer-display-pref: A string array indicating the preferred display type for the mixer block. Possible values: "primary" - preferred for primary display "none" - no preference on display - qcom,sde-mixer-cwb-pref: A string array indicating the preferred mixer block. for CWB. Possible values: "cwb" - preferred for cwb "none" - no preference on display - qcom,sde-mixer-dcwb-pref: A string array indicating the preferred mixer block. for Dedicated-CWB. Possible values: "dcwb" - preferred for dedicated-cwb "none" - no preference on display - qcom,sde-ctl-display-pref: A string array indicating the preferred display type for the ctl block. Possible values: "primary" - preferred for primary display "none" - no preference on display - qcom,sde-pipe-order-version: A u32 property to indicate version of pipe ordering block 0: lower priority pipe has to be on the left for a given pair of pipes. 1: priority have to be explicitly configured for a given pair of pipes. - qcom,sde-trusted-vm-env: Boolean property to indicate if the device driver is executing in a trusted VM - qcom,sde-max-trusted-vm-displays: A u32 property to indicate the maximum number of concurrent displays supported in the trusted vm environment - qcom,sde-vm-exclude-reg-names A string array indicating the reg-names which should be excluded from IO memory validation list in trusted vm environment - qcom,tvm-include-reg An array of u32 tuplets indicating the address ranges of the display sub-device registers - qcom,vram-size: A u32 value indicating the size of the VRAM in bytes - qcom,pmic-arb-address: A u32 array of display related SPMI address bit mask, which is a combination of SID and pheripheral id's. - qcom,sde-ib-bw-vote: A u32 array of IB bandwidth vote values in kbps for MNOC, LLCC and DDR/EBI respectively. - qcom,sde-dnsc-blur-version: A u32 value indicating the downscale blur version - qcom,sde-dnsc-blur-off: An array of u32 values with the offset for the downscale blur block, from the "mdp_phys". - qcom,sde-dnsc-blur-size: A u32 value indicates the downscale blur block address range. - qcom,sde-dnsc-blur-gaus-lut-off: An array of u32 values with the offset for gaussian LUT block, from the dnsc-blur-off - qcom,sde-dnsc-blur-gaus-lut-size: A u32 value indicates the gaussian LUT block address range. - qcom,sde-dnsc-blur-dither-off: An array of u32 values with the offset for dither block, from the dnsc-blur-off - qcom,sde-dnsc-blur-dither-size: A u32 value indicates the dither block address range. Bus Scaling: - interconnects An array of 4 cell properties with the format of (src-noc master-id dst-noc slave-id) as described in: Documentation/devicetree/bindings/interconnect/interconnect.txt One entry for each interconnect path available. Master/Slave ID bindings can be found at: include/dt-bindings/interconnect/ - interconnect-names An array of string properties associated with "interconnects" each with a unique name used to lookup the respective path. The following paths are currently supported: qcom,sde-reg-bus, qcom,sde-data-bus0, qcom,sde-data-bus1, qcom,sde-llcc-bus, qcom,sde-ebi-bus - qcom,sde-reg-bus,vectors-KBps:A series of 2 cell properties with a format of (ab, ib) specified in kilobytes-per-second. Used when applying reg-bus votes and must be given whenever "qcom,sde-reg-bus" is used. - qcom,sde-inline-rotator: A 2 cell property, with format of (rotator phandle, instance id), of inline rotator device. SMMU Subnodes: - smmu_sde_****: Child nodes representing sde smmu virtual devices Subnode properties: - compatible: Compatible names used for smmu devices. names should be: "qcom,smmu_sde_unsec": smmu context bank device for unsecure sde real time domain. "qcom,smmu_sde_sec": smmu context bank device for secure sde real time domain. "qcom,smmu_sde_nrt_unsec": smmu context bank device for unsecure sde non-real time domain. "qcom,smmu_sde_nrt_sec": smmu context bank device for secure sde non-real time domain. Please refer to ../../interrupt-controller/interrupts.txt for a general description of interrupt bindings. Example: mdss_mdp: qcom,mdss_mdp@900000 { compatible = "qcom,sde-kms"; reg = <0x00900000 0x90000>, <0x009b0000 0x1040>, <0x009b8000 0x1040>, <0x0aeac000 0x00f0>; reg-names = "mdp_phys", "vbif_phys", "vbif_nrt_phys", "regdma_phys"; qcom,tvm-include-reg = <0xaf20000 0x4d68>, <0xaf30000 0x3fd4>; clocks = <&clock_mmss clk_mdss_ahb_clk>, <&clock_mmss clk_mdss_axi_clk>, <&clock_mmss clk_mdp_clk_src>, <&clock_mmss clk_mdss_mdp_vote_clk>, <&clock_mmss clk_smmu_mdp_axi_clk>, <&clock_mmss clk_mmagic_mdss_axi_clk>, <&clock_mmss clk_mdss_vsync_clk>; clock-names = "iface_clk", "bus_clk", "core_clk_src", "core_clk", "iommu_clk", "mmagic_clk", "vsync_clk"; clock-rate = <0>, <0>, <0>; clock-max-rate= <0 320000000 0>; clock-mmrm = <0 0 DISP_CC_MDSS_MDP_CLK_SRC 0 0 0 0>; mmagic-supply = <&gdsc_mmagic_mdss>; vdd-supply = <&gdsc_mdss>; interrupt-parent = <&intc>; interrupts = <0 83 0>; interrupt-controller; #interrupt-cells = <1>; iommus = <&mdp_smmu 0>; #power-domain-cells = <0>; qcom,sde-hw-version = <0x70000000>; qcom,sde-emulated-env; qcom,sde-off = <0x1000>; qcom,sde-ctl-off = <0x00002000 0x00002200 0x00002400 0x00002600 0x00002800>; qcom,sde-ctl-display-pref = "primary", "none", "none", "none", "none"; qcom,sde-mixer-off = <0x00045000 0x00046000 0x00047000 0x0004a000>; qcom,sde-mixer-display-pref = "primary", "none", "none", "none"; qcom,sde-mixer-cwb-pref = "none", "none", "cwb", "none"; qcom,sde-dspp-top-off = <0x1300>; qcom,sde-dspp-off = <0x00055000 0x00057000>; qcom,sde-dspp-ad-off = <0x24000 0x22800>; qcom,sde-dspp-ad-version = <0x00030000>; qcom,sde-dspp-rc-version = <0x00010000>; qcom,sde-dspp-rc-off = <0x15800 0x14c00>; qcom,sde-dspp-rc-size = <0x100>; qcom,sde-dspp-rc-min-region-width = <20>; qcom,sde-dspp-spr-off = <0x15400 0x14400>; qcom,sde-dspp-spr-size = <0x200>; qcom,sde-dspp-spr-version = <0x00010000>: qcom,sde-dspp-demura-off = <0x15600 0x14800>; qcom,sde-dspp-demura-size = <0x200>; qcom,sde-dspp-demura-version = <0x00010000>; qcom,sde-lm-noise-off = <0x320>; qcom,sde-lm-noise-version = <0x00010000>; qcom,sde-dspp-rc-mem-size = <2720>; qcom,sde-dest-scaler-top-off = <0x00061000>; qcom,sde-dest-scaler-off = <0x800 0x1000>; qcom,sde-wb-off = <0x00066000>; qcom,sde-wb-xin-id = <6>; qcom,sde-intf-off = <0x0006b000 0x0006b800 0x0006c000 0x0006c800>; qcom,sde-intf-type = "none", "dsi", "dsi", "hdmi"; qcom,sde-intf-tear-irq-off = <0 0x6e800 0x6e900 0>; qcom,sde-pp-off = <0x00071000 0x00071800 0x00072000 0x00072800>; qcom,sde-pp-slave = <0x0 0x0 0x0 0x0>; qcom,sde-pp-cwb = <0x0 0x0 0x0 0x0 0x0 0x0 0x1 0x1>; qcom,sde-cwb-dither = <0x0 0x0 0x0 0x0 0x0 0x0 0x1 0x1>; qcom,sde-cdm-off = <0x0007a200>; qcom,sde-dsc-off = <0x00081000 0x00081400>; qcom,sde-vdc-off = <0x7C000>; qcom,sde-vdc-size = <0xf10>; qcom,sde-vdc-hw-rev = "vdc_1_2"; qcom,sde-vdc-enc = <0x200>; qcom,sde-vdc-ctl = <0xf00>; qcom,sde-intf-max-prefetch-lines = <0x15 0x15 0x15 0x15>; qcom,sde-mixer-pair-mask = <2 1 6 0 0 3>; qcom,sde-mixer-blend-op-off = <0x20 0x38 0x50 0x68 0x80 0x98 0xb0 0xc8 0xe0 0xf8 0x110>; qcom,sde-qdss-off = <0x81a00>; qcom,sde-sspp-type = "vig", "vig", "vig", "vig", "rgb", "rgb", "rgb", "rgb", "dma", "dma", "cursor", "cursor"; qcom,sde-sspp-off = <0x00005000 0x00007000 0x00009000 0x0000b000 0x00015000 0x00017000 0x00019000 0x0001b000 0x00025000 0x00027000 0x00035000 0x00037000>; qcom,sde-sspp-xin-id = <0 4 8 12 1 5 9 13 2 10 7 7>; /* offsets are relative to "mdp_phys + qcom,sde-off */ qcom,sde-sspp-clk-ctrl = <0x2ac 0>, <0x2b4 0>, <0x2bc 0>, <0x2c4 0>, <0x2ac 4>, <0x2b4 4>, <0x2bc 4>, <0x2c4 4>, <0x2ac 8>, <0x2b4 8>, <0x3a8 16>, <0x3b0 16>; qcom,sde-sspp-clk-status = <0x2ac 0>, <0x2b4 0>, <0x2bc 0>, <0x2c4 0>, <0x2ac 4>, <0x2b4 4>, <0x2bc 4>, <0x2c4 4>, <0x2ac 8>, <0x2b4 8>, <0x3a8 16>, <0x3b0 16>; qcom,sde-scaling-linewidth = <2560>; qcom,sde-mixer-linewidth = <2560>; qcom,sde-sspp-linewidth = <2560>; qcom,sde-mixer-blendstages = <0x7>; qcom,sde-dsc-linewidth = <2048>; qcom,sde-highest-bank-bit = <0x7 0x2>; qcom,sde-ubwc-version = <0x10000000>; qcom,sde-ubwc-static = <0x100>; qcom,sde-ubwc-swizzle = <0>; qcom,sde-ubwc-bw-calc-version = <0x1>; qcom,sde-smart-panel-align-mode = <0xd>; qcom,sde-panic-per-pipe; qcom,sde-has-src-split; qcom,sde-pipe-order-version = <0x1>; qcom,sde-has-dim-layer; qcom,sde-sspp-src-size = <0x100>; qcom,sde-mixer-size = <0x100>; qcom,sde-ctl-size = <0x100>; qcom,sde-dspp-top-size = <0xc>; qcom,sde-dspp-size = <0x100>; qcom,sde-intf-size = <0x100>; qcom,sde-dsc-size = <0x100>; qcom,sde-cdm-size = <0x100>; qcom,sde-pp-size = <0x100>; qcom,sde-wb-size = <0x100>; qcom,sde-dest-scaler-top-size = <0xc>; qcom,sde-dest-scaler-size = <0x800>; qcom,sde-len = <0x100>; qcom,sde-wb-linewidth = <2560>; qcom,sde-wb-linewidth-linear = <5120>; qcom,sde-sspp-scale-size = <0x100>; qcom,sde-mixer-blendstages = <0x8>; qcom,sde-qseed-sw-lib-rev = "qseedv2"; qcom,sde-qseed-scalar-version = <0x3000>; qcom,sde-csc-type = "csc-10bit"; qcom,sde-highest-bank-bit = <15>; qcom,sde-has-mixer-gc; qcom,sde-has-idle-pc; qcom,sde-wakeup-with-touch; qcom,fullsize-va-map; qcom,sde-has-dest-scaler; qcom,sde-max-trusted-vm-displays = <1>; qcom,sde-max-dest-scaler-input-linewidth = <2048>; qcom,sde-max-dest-scaler-output-linewidth = <2560>; qcom,sde-sspp-max-rects = <1 1 1 1 1 1 1 1 1 1 1 1>; qcom,sde-sspp-excl-rect = <1 1 1 1 1 1 1 1 1 1 1 1>; qcom,sde-sspp-smart-dma-priority = <0 0 0 0 0 0 0 0 0 0 1 2>; qcom,sde-smart-dma-rev = "smart_dma_v2"; qcom,sde-te-off = <0x100>; qcom,sde-te2-off = <0x100>; qcom,sde-te-size = <0xffff>; qcom,sde-te2-size = <0xffff>; qcom,sde-trusted-vm-env; qcom,sde-wb-id = <2>; qcom,sde-wb-clk-ctrl = <0x2bc 16>; qcom,sde-wb-clk-status = <0x3bc 20>; qcom,sde-qos-refresh-rates = <60 120>; qcom,sde-danger-lut = <0x3ffff 0x3ffff 0x0 0x0 0x0 0x3fffff 0x3fffff>, <0x3ffffff 0x3ffffff 0x0 0x0 0x0 0x3ffffff 0x3fffff>; qcom,sde-safe-lut = <0xFE00 0xFE00 0xFFFF 0x01 0x03FF 0xF800 0xF800>, <0xE000 0xE000 0xFFFF 0x01 0x03FF 0xE000 0xF800>; qcom,sde-creq-lut = <0x00112234 0x45566777 0x00112236 0x67777777 0x00112234 0x45566777 0x00112236 0x67777777 0x0 0x0 0x0 0x0 0x77776666 0x66666540 0x77776666 0x66666540 0x77776541 0x00000000 0x77776541 0x00000000 0x00123445 0x56677777 0x00123667 0x77777777 0x00123445 0x56677777 0x00123667 0x77777777>, <0x02344455 0x56667777 0x02366677 0x77777777 0x02344455 0x56667777 0x02366677 0x77777777 0x0 0x0 0x0 0x0 0x77776666 0x66666540 0x77776666 0x66666540 0x77776541 0x00000000 0x77776541 0x00000000 0x02344455 0x56667777 0x02366677 0x77777777 0x00123445 0x56677777 0x00123667 0x77777777>; qcom,sde-cdp-setting = <1 1>, <1 0>; qcom,sde-qos-cpu-mask = <0x3>; qcom,sde-qos-cpu-mask-performance = <0xf>; qcom,sde-qos-cpu-dma-latency = <300>; qcom,sde-qos-cpu-irq-latency = <300>; qcom,sde-ipcc-protocol-id = <0x2>; qcom,sde-ipcc-client-dpu-phys-id = <0x19>; qcom,sde-vbif-off = <0 0>; qcom,sde-vbif-id = <0 1>; qcom,sde-vbif-default-ot-rd-limit = <32>; qcom,sde-vbif-default-ot-wr-limit = <16>; qcom,sde-vbif-dynamic-ot-rd-limit = <62208000 2>, <124416000 4>, <248832000 16>; qcom,sde-vbif-dynamic-ot-wr-limit = <62208000 2>, <124416000 4>, <248832000 16>; qcom,sde-vbif-memtype-0 = <3 3 3 3 3 3 3 3>; qcom,sde-vbif-memtype-1 = <3 3 3 3 3 3>; qcom,sde-uidle-off = <0x80000>; qcom,sde-uidle-size = <0x70>; qcom,sde-dram-channels = <2>; qcom,sde-num-nrt-paths = <1>; qcom,sde-max-bw-high-kbps = <9000000>; qcom,sde-max-bw-low-kbps = <9000000>; qcom,sde-core-ib-ff = "1.1"; qcom,sde-core-clk-ff = "1.0"; qcom,sde-min-core-ib-kbps = <2400000>; qcom,sde-min-llcc-ib-kbps = <800000>; qcom,sde-min-dram-ib-kbps = <800000>; qcom,sde-comp-ratio-rt = "NV12/5/1/1.1 AB24/5/1/1.2 XB24/5/1/1.3"; qcom,sde-comp-ratio-nrt = "NV12/5/1/1.1 AB24/5/1/1.2 XB24/5/1/1.3"; qcom,sde-undersized-prefill-lines = <4>; qcom,sde-xtra-prefill-lines = <5>; qcom,sde-dest-scale-prefill-lines = <6>; qcom,sde-macrotile-prefill-lines = <7>; qcom,sde-yuv-nv12-prefill-lines = <8>; qcom,sde-linear-prefill-lines = <9>; qcom,sde-downscaling-prefill-lines = <10>; qcom,sde-max-per-pipe-bw-kbps = <2400000 2400000 2400000 2400000 2400000 2400000 2400000 2400000>; qcom,sde-amortizable-threshold = <11>; qcom,sde-secure-sid-mask = <0x200801 0x200c01>; qcom,sde-dnsc-blur-version = <0x100>; qcom,sde-dnsc-blur-off = <0x7D000>; qcom,sde-dnsc-blur-size = <0x40>; qcom,sde-dnsc-blur-gaus-lut-off = <0x100>; qcom,sde-dnsc-blur-gaus-lut-size = <0x400>; qcom,sde-dnsc-blur-dither-off = <0x5E0>; qcom,sde-dnsc-blur-dither-size = <0x20>; qcom,vram-size = <0x200000>; qcom,pmic-arb-address = <0x3F800 0x3F900 0x3FA00>; qcom,sde-ib-bw-vote = <2500000 0 800000>; qcom,sde-vbif-qos-rt-remap = <3 3 4 4 5 5 6 6 3 3 4 4 5 5 6 6>; qcom,sde-vbif-qos-nrt-remap = <3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3>; qcom,sde-vbif-qos-cwb-remap = <3 3 4 4 5 5 6 3 3 3 4 4 5 5 6 3>; qcom,sde-vbif-qos-lutdma-remap = <3 3 3 3 4 4 4 4 3 3 3 3 4 4 4 4>; qcom,sde-vbif-qos-offline-wb-remap = <3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3>; qcom,sde-vbif-qos-cnoc-remap = <3 3 4 4 5 5 5 5 3 3 3 3 3 3 3 3>; qcom,sde-reg-dma-off = <0 0x400>; qcom,sde-reg-dma-id = <0 1>; qcom,sde-reg-dma-version = <0x00020000>; qcom,sde-reg-dma-trigger-off = <0x119c>; qcom,sde-reg-dma-broadcast-disabled = <0>; qcom,sde-reg-dma-xin-id = <7>; qcom,sde-reg-dma-clk-ctrl = <0x2bc 20>; qcom,sde-sspp-vig-blocks { vcm@0 { cell-index = <0>; qcom,sde-vig-top-off = <0xa00>; qcom,sde-vig-csc-off = <0x1a00>; qcom,sde-vig-qseed-off = <0xa00>; qcom,sde-vig-qseed-size = <0xe0>; qcom,sde-vig-gamut = <0x1d00 0x00060001>; qcom,sde-vig-igc = <0x1d00 0x00060000>; /* Offset from vig top, version of HSIC */ qcom,sde-vig-hsic = <0x200 0x00010000>; qcom,sde-vig-memcolor = <0x200 0x00010000>; qcom,sde-vig-pcc = <0x1780 0x00010000>; qcom,sde-vig-inverse-pma; qcom,sde-fp16-igc = <0x200 0x00010000>; qcom,sde-fp16-unmult = <0x200 0x00010000>; qcom,sde-fp16-gc = <0x200 0x00010000>; qcom,sde-fp16-csc = <0x200 0x00010000>; }; vcm@1 { cell-index = <1>; qcom,sde-fp16-igc = <0x280 0x00010000>; qcom,sde-fp16-unmult = <0x280 0x00010000>; qcom,sde-fp16-gc = <0x280 0x00010000>; qcom,sde-fp16-csc = <0x280 0x00010000>; }; }; qcom,sde-sspp-dma-blocks { dgm@0 { cell-index = <0>; qcom,sde-dma-top-off = <0x800>; qcom,sde-dma-igc = <0x400 0x00050000>; qcom,sde-dma-gc = <0x600 0x00050000>; qcom,sde-dma-inverse-pma; qcom,sde-dma-csc-off = <0x200>; qcom,sde-fp16-igc = <0x200 0x00010000>; qcom,sde-fp16-unmult = <0x200 0x00010000>; qcom,sde-fp16-gc = <0x200 0x00010000>; qcom,sde-fp16-csc = <0x200 0x00010000>; }; dgm@1 { cell-index = <1>; qcom,sde-dma-igc = <0x1400 0x00050000>; qcom,sde-dma-gc = <0x600 0x00050000>; qcom,sde-dma-inverse-pma; qcom,sde-dma-csc-off = <0x1200>; qcom,sde-fp16-igc = <0x200 0x00010000>; qcom,sde-fp16-unmult = <0x200 0x00010000>; qcom,sde-fp16-gc = <0x200 0x00010000>; qcom,sde-fp16-csc = <0x200 0x00010000>; }; }; qcom,sde-sspp-rgb-blocks { qcom,sde-rgb-scaler-off = <0x200>; qcom,sde-rgb-scaler-size = <0x74>; qcom,sde-rgb-pcc = <0x380 0x00010000>; }; qcom,sde-dspp-blocks { qcom,sde-dspp-igc = <0x0 0x00010000>; qcom,sde-dspp-pcc = <0x1700 0x00010000>; qcom,sde-dspp-gc = <0x17c0 0x00010000>; qcom,sde-dspp-hsic = <0x0 0x00010000>; qcom,sde-dspp-memcolor = <0x0 0x00010000>; qcom,sde-dspp-sixzone = <0x0 0x00010000>; qcom,sde-dspp-gamut = <0x1600 0x00010000>; qcom,sde-dspp-dither = <0x0 0x00010000>; qcom,sde-dspp-hist = <0x0 0x00010000>; qcom,sde-dspp-vlut = <0x0 0x00010000>; }; qcom,sde-mixer-blocks { qcom,sde-mixer-gc = <0x3c0 0x00010000>; }; qcom,msm-hdmi-audio-rx { compatible = "qcom,msm-hdmi-audio-codec-rx"; }; qcom,sde-inline-rotator = <&mdss_rotator 0>; qcom,sde-inline-rot-xin = <10 11>; qcom,sde-inline-rot-xin-type = "sspp", "wb"; qcom,sde-inline-rot-clk-ctrl = <0x2bc 0x8>, <0x2bc 0xc>; qcom,platform-supply-entries { #address-cells = <1>; #size-cells = <0>; qcom,platform-supply-entry@0 { reg = <0>; qcom,supply-name = "vdd"; qcom,supply-min-voltage = <0>; qcom,supply-max-voltage = <0>; qcom,supply-enable-load = <0>; qcom,supply-disable-load = <0>; qcom,supply-pre-on-sleep = <0>; qcom,supply-post-on-sleep = <0>; qcom,supply-pre-off-sleep = <0>; qcom,supply-post-off-sleep = <0>; }; }; interconnects = <&mmss_noc MASTER_MDP0 &mmss_noc SLAVE_MNOC_HF_MEM_NOC> <&mmss_noc MASTER_MDP1 &mmss_noc SLAVE_MNOC_HF_MEM_NOC>, <&gem_noc MASTER_MNOC_HF_MEM_NOC &gem_noc SLAVE_LLCC>, <&mc_virt MASTER_LLCC &mc_virt SLAVE_EBI1>, <&gem_noc MASTER_APPSS_PROC &config_noc SLAVE_DISPLAY_CFG>; interconnect-names = "qcom,sde-data-bus0", "qcom,sde-data-bus1", "qcom,sde-llcc-bus", "qcom,sde-ebi-bus", "qcom,sde-reg-bus"; qcom,sde-reg-bus,vectors-KBps = <0 0>, <0 76800>, <0 150000>, <0 300000>; smmu_kms_unsec: qcom,smmu_kms_unsec_cb { compatible = "qcom,smmu_sde_unsec"; iommus = <&mmss_smmu 0>; }; smmu_kms_sec: qcom,smmu_kms_sec_cb { compatible = "qcom,smmu_sde_sec"; iommus = <&mmss_smmu 1>; }; };