#include #include #include #include #include #include #include #include #include #include #include #include #include / { model = "Qualcomm Technologies, Inc. Lemans"; compatible = "qcom,lemans"; qcom,msm-id = <532 0x10000>; interrupt-parent = <&intc>; #address-cells = <2>; #size-cells = <2>; memory { device_type = "memory"; reg = <0 0 0 0>; }; reserved_memory: reserved-memory { }; chosen: chosen { bootargs = "qcom_dma_heaps.enable_bitstream_contig_heap=y kpti=0 cpufreq.default_governor=performance rcupdate.rcu_expedited=1"; }; aliases { serial0 = &qupv3_se10_2uart; ufshc1 = &ufshc_mem; /* Embedded UFS slot */ ufshc2 = &ufshc2_mem; /* Embedded 2nd UFS Slot */ i2c11 = &qupv3_se11_i2c; spi16 = &qupv3_se16_spi; hsuart0 = &qupv3_se17_4uart; hsuart1 = &qupv3_se12_2uart; /* GSI GNSS */ }; soc: soc { }; firmware: firmware { }; cpus { #address-cells = <2>; #size-cells = <0>; CPU0: cpu@0 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x0>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD0>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 0 4>; next-level-cache = <&L2_0>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_0: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_0>; L3_0: l3-cache { compatible = "arm,arch-cache"; cache-level = <3>; cache-size = <0x200000>; }; }; }; CPU1: cpu@100 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x100>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD1>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 0 4>; next-level-cache = <&L2_1>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_1: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_0>; }; }; CPU2: cpu@200 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x200>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD2>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 0 4>; next-level-cache = <&L2_2>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_2: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_0>; }; }; CPU3: cpu@300 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x300>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD3>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 0 4>; next-level-cache = <&L2_3>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_3: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_0>; }; }; CPU4: cpu@10000 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10000>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD4>; power-domain-names = "psci"; enable-method = "psci"; cache-size = <0x20000>; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; qcom,freq-domain = <&cpufreq_hw 1 4>; next-level-cache = <&L2_4>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_4: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_1>; L3_1: l3-cache { compatible = "arm,arch-cache"; cache-level = <3>; cache-size = <0x200000>; }; }; }; CPU5: cpu@10100 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10100>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD5>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 1 4>; next-level-cache = <&L2_5>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_5: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_1>; }; }; CPU6: cpu@10200 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10200>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD6>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 1 4>; next-level-cache = <&L2_6>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_6: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_1>; }; }; CPU7: cpu@10300 { device_type = "cpu"; compatible = "qcom,kryo"; reg = <0x0 0x10300>; cpu-idle-states = <&GOLD_OFF &GOLD_RAIL_OFF>; power-domains = <&CPU_PD7>; power-domain-names = "psci"; enable-method = "psci"; cpu-release-addr = <0x0 0x90000000>; capacity-dmips-mhz = <1024>; cache-size = <0x20000>; qcom,freq-domain = <&cpufreq_hw 1 4>; next-level-cache = <&L2_7>; dynamic-power-coefficient = <100>; #cooling-cells = <2>; L2_7: l2-cache { compatible = "arm,arch-cache"; cache-level = <2>; cache-size = <0x80000>; next-level-cache = <&L3_1>; }; }; cpu-map { cluster0 { core0 { cpu = <&CPU0>; }; core1 { cpu = <&CPU1>; }; core2 { cpu = <&CPU2>; }; core3 { cpu = <&CPU3>; }; }; cluster1 { core0 { cpu = <&CPU4>; }; core1 { cpu = <&CPU5>; }; core2 { cpu = <&CPU6>; }; core3 { cpu = <&CPU7>; }; }; }; }; idle-states { GOLD_OFF: gold-c3 { /* C3 */ compatible = "arm,idle-state"; idle-state-name = "pc"; entry-latency-us = <549>; exit-latency-us = <901>; min-residency-us = <1774>; arm,psci-suspend-param = <0x40000003>; local-timer-stop; }; GOLD_RAIL_OFF: gold-c4 { /* C4 */ compatible = "arm,idle-state"; idle-state-name = "rail-pc"; entry-latency-us = <702>; exit-latency-us = <1061>; min-residency-us = <4488>; arm,psci-suspend-param = <0x40000004>; local-timer-stop; }; GOLD_CLUSTER_D4: gold-cluster-d4 { /* D4 */ compatible = "domain-idle-state"; idle-state-name = "pwr-l2-pc"; entry-latency-us = <2752>; exit-latency-us = <3048>; min-residency-us = <6118>; arm,psci-suspend-param = <0x41000044>; }; APSS_RSC_PC: cluster-e1 { /* E1 */ compatible = "domain-idle-state"; idle-state-name = "rsc-off"; entry-latency-us = <3263>; exit-latency-us = <6562>; min-residency-us = <9987>; arm,psci-suspend-param = <0x42000144>; }; APSS_OFF: cluster-e3 { /* E3 */ compatible = "domain-idle-state"; idle-state-name = "llcc-off"; entry-latency-us = <4294967295>; exit-latency-us = <4294967295>; min-residency-us = <4294967295>; arm,psci-suspend-param = <0x4200C344>; }; }; }; &firmware { scm { compatible = "qcom,scm"; qcom,dload-mode = <&tcsr 0x13000>; }; }; &reserved_memory { #address-cells = <2>; #size-cells = <2>; ranges; sail_ss_mem: sail_ss_region@80000000 { no-map; reg = <0x0 0x80000000 0x0 0x10000000>; }; hyp_mem: hyp_region@90000000 { no-map; reg = <0x0 0x90000000 0x0 0x600000>; }; xbl_boot_mem: xbl_boot_region@90600000 { no-map; reg = <0x0 0x90600000 0x0 0x200000>; }; aop_image_mem: aop_image_region@90800000 { no-map; reg = <0x0 0x90800000 0x0 0x60000>; }; aop_cmd_db_mem: aop_cmd_db_region@90860000 { compatible = "qcom,cmd-db"; no-map; reg = <0x0 0x90860000 0x0 0x20000>; }; uefi_log: uefi_log@908b0000 { no-map; reg = <0x0 0x908b0000 0x0 0x10000>; }; reserved_mem: reserved_region@908f0000 { no-map; reg = <0x0 0x908f0000 0x0 0xf000>; }; secdata_apss_mem: secdata_apss_region@908ff000 { no-map; reg = <0x0 0x908ff000 0x0 0x1000>; }; smem_mem: smem_region@90900000 { no-map; reg = <0x0 0x90900000 0x0 0x200000>; }; cpucp_fw_mem: cpucp_fw_region@90b00000 { no-map; reg = <0x0 0x90b00000 0x0 0x100000>; }; lpass_machine_learning_mem: lpass_machine_learning_region@93b00000 { no-map; reg = <0x0 0x93b00000 0x0 0xf00000>; }; adsp_rpc_remote_heap_mem: adsp_rpc_remote_heap_region@94a00000 { no-map; reg = <0x0 0x94a00000 0x0 0x800000>; }; pil_camera_mem: pil_camera_region@95200000 { no-map; reg = <0x0 0x95200000 0x0 0x500000>; }; rproc_adsp_mem: rproc_adsp_region@95c00000 { no-map; reg = <0x0 0x95c00000 0x0 0x1e00000>; }; rproc_gpdsp0_mem: rproc_gpdsp0_region@97b00000 { no-map; reg = <0x0 0x97b00000 0x0 0x1e00000>; }; rproc_gpdsp1_mem: rproc_gpdsp1_region@99900000 { no-map; reg = <0x0 0x99900000 0x0 0x1e00000>; }; rproc_cdsp_mem: rproc_cdsp_region@9b800000 { no-map; reg = <0x0 0x9b800000 0x0 0x1e00000>; }; pil_gpu_mem: pil_gpu_region@9d600000 { no-map; reg = <0x0 0x9d600000 0x0 0x2000>; }; rproc_cdsp1_mem: rproc_cdsp1_region@9d700000 { no-map; reg = <0x0 0x9d700000 0x0 0x1e00000>; }; pil_cvp_mem: pil_cvp_region@9f500000 { no-map; reg = <0x0 0x9f500000 0x0 0x700000>; }; pil_video_mem: pil_video_region@9fc00000 { no-map; reg = <0x0 0x9fc00000 0x0 0x700000>; }; hyptz_reserved_mem: hyptz_reserved_region@beb00000 { no-map; reg = <0x0 0xbeb00000 0x0 0x11500000>; }; tz_stat_mem: tz_stat_region@d0000000 { no-map; reg = <0x0 0xd0000000 0x0 0x100000>; }; tags_mem: tags_region@d0100000 { no-map; reg = <0x0 0xd0100000 0x0 0x1200000>; }; qtee_mem: qtee_region@d1300000 { no-map; reg = <0x0 0xd1300000 0x0 0x500000>; }; deep_sleep_backup_mem: deep_sleep_backup_region@d1800000 { no-map; reg = <0x0 0xd1800000 0x0 0x100000>; }; trusted_apps_mem: trusted_apps_region@d1900000 { no-map; reg = <0x0 0xd1900000 0x0 0x3800000>; }; dump_mem: mem_dump_region { compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; reusable; size = <0 0x3000000>; }; qseecom_mem: qseecom_region { compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; reusable; alignment = <0x0 0x400000>; size = <0x0 0x1400000>; }; qseecom_ta_mem: qseecom_ta_region { compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; reusable; alignment = <0x0 0x400000>; size = <0x0 0x1000000>; }; adsp_mem: adsp_region { compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; reusable; alignment = <0x0 0x400000>; size = <0x0 0x1000000>; }; cdsp_secure_mem: secure_cdsp_region { /* Secure DSP */ compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; reusable; alignment = <0x0 0x400000>; size = <0x0 0x4800000>; }; non_secure_display_memory: non_secure_display_region { compatible = "shared-dma-pool"; reusable; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; size = <0x0 0xa400000>; alignment = <0x0 0x400000>; }; user_contig_mem: user_contig_region { compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xffffffff>; reusable; alignment = <0x0 0x400000>; size = <0x0 0x1000000>; }; /* global autoconfigured region for contiguous allocations */ linux,cma { compatible = "shared-dma-pool"; alloc-ranges = <0x0 0x00000000 0x0 0xdfffffff>; reusable; alignment = <0x0 0x400000>; size = <0x0 0x3c00000>; linux,cma-default; }; }; &soc { #address-cells = <1>; #size-cells = <1>; ranges = <0 0 0 0xffffffff>; compatible = "simple-bus"; qfprom: qfprom@780158 { compatible = "qcom,qfprom"; reg = <0x00780158 0x4004>; #address-cells = <1>; #size-cells = <1>; read-only; ranges; gpu_speed_bin: gpu_speed_bin@4002 { reg = <0x4002 0x2>; bits = <4 8>; }; }; aop-set-ddr-freq { compatible = "qcom,aop-set-ddr-freq"; mboxes = <&qmp_aop 0>; mbox-names = "aop"; }; psci { compatible = "arm,psci-1.0"; method = "smc"; CPU_PD0: cpu-pd0 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD0>; }; CPU_PD1: cpu-pd1 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD0>; }; CPU_PD2: cpu-pd2 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD0>; }; CPU_PD3: cpu-pd3 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD0>; }; CPU_PD4: cpu-pd4 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD1>; }; CPU_PD5: cpu-pd5 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD1>; }; CPU_PD6: cpu-pd6 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD1>; }; CPU_PD7: cpu-pd7 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD1>; }; CLUSTER_PD0: cluster-pd0 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD2>; domain-idle-states = <&GOLD_CLUSTER_D4>; }; CLUSTER_PD1: cluster-pd1 { #power-domain-cells = <0>; power-domains = <&CLUSTER_PD2>; domain-idle-states = <&GOLD_CLUSTER_D4>; }; CLUSTER_PD2: cluster-pd2 { #power-domain-cells = <0>; domain-idle-states = <&APSS_RSC_PC &APSS_OFF>; }; }; intc: interrupt-controller@17a00000 { compatible = "arm,gic-v3"; #interrupt-cells = <3>; interrupt-controller; #address-cells = <1>; #size-cells = <1>; ranges; #redistributor-regions = <1>; redistributor-stride = <0x0 0x20000>; reg = <0x17a00000 0x10000>, /* GICD */ <0x17a60000 0x100000>; /* GICR * 8 */ interrupts = ; gic_its: gic-its@17a40000 { compatible = "arm,gic-v3-its"; reg = <0x17a40000 0x20000>; msi-controller; #msi-cells = <1>; }; }; pdc: interrupt-controller@b220000 { compatible = "qcom,lemans-pdc", "qcom,pdc"; reg = <0xb220000 0x30000>, <0x17c000f0 0x64>; qcom,pdc-ranges = <0 480 40>, <40 140 14>, <54 263 1>, <55 306 4>, <59 312 3>, <62 374 2>, <64 434 2>, <66 438 2>, <70 520 1>, <73 523 1>, <118 568 6>, <124 609 3>, <159 638 1>, <160 720 3>, <169 728 30>, <199 416 2>, <201 449 1>, <202 89 1>, <203 451 1>, <204 462 1>, <205 264 1>, <206 579 1>, <207 653 1>, <208 656 1>, <209 659 1>, <210 122 1>, <211 699 1>, <212 705 1>, <213 450 1>, <214 643 2>, <216 646 5>, <221 390 5>, <226 700 2>, <228 440 1>, <229 663 1>, <230 524 2>, <232 612 3>, <235 723 5>; #interrupt-cells = <2>; interrupt-parent = <&intc>; interrupt-controller; }; apps_rsc: rsc@18200000 { label = "apps_rsc"; compatible = "qcom,rpmh-rsc"; reg = <0x18200000 0x10000>, <0x18210000 0x10000>, <0x18220000 0x10000>; reg-names = "drv-0", "drv-1", "drv-2"; qcom,drv-count = <3>; interrupts = , , ; apps_rsc_drv2: drv@2 { qcom,drv-id = <2>; qcom,tcs-offset = <0xd00>; channel@0 { qcom,tcs-config = , , , , ; }; rpmhcc: qcom,rpmhcc { compatible = "qcom,lemans-rpmh-clk"; #clock-cells = <1>; clock-names = "xo"; clocks = <&xo_board>; status = "okay"; }; apps_bcm_voter: bcm_voter { compatible = "qcom,bcm-voter"; }; }; }; eud: qcom,msm-eud@088e1000 { compatible = "qcom,msm-eud"; interrupt-names = "eud_irq"; interrupt-parent = <&pdc>; interrupts = <11 IRQ_TYPE_LEVEL_HIGH>; reg = <0x088E1000 0x2000>, <0x088E3000 0x1000>; reg-names = "eud_base", "eud_mode_mgr2"; qcom,secure-eud-en; status = "ok"; }; arch_timer: timer { compatible = "arm,armv8-timer"; interrupts = , , , ; clock-frequency = <19200000>; }; memtimer: timer@17c20000 { #address-cells = <1>; #size-cells = <1>; ranges; compatible = "arm,armv7-timer-mem"; reg = <0x17c20000 0x1000>; clock-frequency = <19200000>; frame@17c21000 { frame-number = <0>; interrupts = , ; reg = <0x17c21000 0x1000>, <0x17c22000 0x1000>; }; frame@17c23000 { frame-number = <1>; interrupts = ; reg = <0x17c23000 0x1000>; status = "disabled"; }; frame@17c25000 { frame-number = <2>; interrupts = ; reg = <0x17c25000 0x1000>; status = "disabled"; }; frame@17c27000 { frame-number = <3>; interrupts = ; reg = <0x17c27000 0x1000>; status = "disabled"; }; frame@17c29000 { frame-number = <4>; interrupts = ; reg = <0x17c29000 0x1000>; status = "disabled"; }; frame@17c2b000 { frame-number = <5>; interrupts = ; reg = <0x17c2b000 0x1000>; status = "disabled"; }; frame@17c2d000 { frame-number = <6>; interrupts = ; reg = <0x17c2d000 0x1000>; status = "disabled"; }; }; qcom,msm-imem@146d8000 { compatible = "qcom,msm-imem"; reg = <0x146d8000 0x1000>; ranges = <0x0 0x146d8000 0x1000>; #address-cells = <1>; #size-cells = <1>; mem_dump_table@10 { compatible = "qcom,msm-imem-mem_dump_table"; reg = <0x10 0x8>; }; restart_reason@65c { compatible = "qcom,msm-imem-restart_reason"; reg = <0x65c 0x4>; }; dload_type@1c { compatible = "qcom,msm-imem-dload-type"; reg = <0x1c 0x4>; }; boot_stats@6b0 { compatible = "qcom,msm-imem-boot_stats"; reg = <0x6b0 0x20>; }; kaslr_offset@6d0 { compatible = "qcom,msm-imem-kaslr_offset"; reg = <0x6d0 0xc>; }; pil@94c { compatible = "qcom,pil-reloc-info"; reg = <0x94c 0xc8>; }; pil@6dc { compatible = "qcom,msm-imem-pil-disable-timeout"; reg = <0x6dc 0x4>; }; diag_dload@c8 { compatible = "qcom,msm-imem-diag-dload"; reg = <0xc8 0xc8>; }; }; cluster-device0 { compatible = "qcom,lpm-cluster-dev"; power-domains = <&CLUSTER_PD0>; }; cluster-device1 { compatible = "qcom,lpm-cluster-dev"; power-domains = <&CLUSTER_PD1>; }; cluster-device2 { compatible = "qcom,lpm-cluster-dev"; power-domains = <&CLUSTER_PD2>; }; qcom,power-state { compatible = "qcom,power-state"; qcom,qmp = <&aoss_qmp>; label = "aop"; #mbox-cells = <1>; }; sys-pm-vx@c320000 { compatible = "qcom,sys-pm-violators", "qcom,sys-pm-lemans"; reg = <0xc320000 0x0400>; mboxes = <&qmp_aop 0>; mbox-names = "aop"; }; soc-sleep-stats@c3f0000 { compatible = "qcom,rpmh-sleep-stats"; reg = <0xc3f0000 0x400>; qcom,drv-max = <0x14>; ss-name = "adsp", "cdsp", "apss", "cdsp1", "gpdsp0", "gpdsp1"; mboxes = <&qmp_aop 0>; mbox-names = "aop"; ddr-freq-update; }; subsystem-sleep-stats@c3f0000 { compatible = "qcom,subsystem-sleep-stats"; reg = <0xc3f0000 0x400>; ddr-freq-update; }; tlmm: pinctrl@f000000 { compatible = "qcom,lemans-pinctrl"; reg = <0xf000000 0x1000000>; interrupts = ; gpio-controller; #gpio-cells = <2>; wakeup-parent = <&pdc>; interrupt-controller; #interrupt-cells = <2>; }; qcom,secure-buffer { compatible = "qcom,secure-buffer"; qcom,vmid-cp-camera-preview-ro; }; qcom,mem-buf { compatible = "qcom,mem-buf"; qcom,mem-buf-capabilities = "supplier"; qcom,vmid = <3>; }; qcom,mem-buf-msgq { compatible = "qcom,mem-buf-msgq"; }; wdog: qcom,wdt@17c10000 { compatible = "qcom,msm-watchdog"; reg = <0x17c10000 0x1000>; reg-names = "wdt-base"; interrupts = ; }; ipcc_mproc: qcom,ipcc@408000 { compatible = "qcom,ipcc"; reg = <0x408000 0x1000>; interrupts = ; interrupt-controller; #interrupt-cells = <3>; #mbox-cells = <2>; }; cache-controller@9200000 { compatible = "qcom,lemans-llcc", "qcom,llcc-v31"; reg = <0x9200000 0x580000> , <0x9a00000 0x80000>; reg-names = "llcc_base", "llcc_broadcast_base"; interrupts = ; cap-based-alloc-and-pwr-collapse; llcc-perfmon { compatible = "qcom,llcc-perfmon"; clocks = <&aoss_qmp QDSS_CLK>; clock-names = "qdss_clk"; }; }; clocks { xo_board: xo_board { compatible = "fixed-clock"; clock-frequency = <38400000>; clock-output-names = "xo_board"; #clock-cells = <0>; }; sleep_clk: sleep_clk { compatible = "fixed-clock"; clock-frequency = <32000>; clock-output-names = "sleep_clk"; #clock-cells = <0>; }; pcie_0_pipe_clk: pcie_0_pipe_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "pcie_0_pipe_clk"; #clock-cells = <0>; }; pcie_1_pipe_clk: pcie_1_pipe_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "pcie_1_pipe_clk"; #clock-cells = <0>; }; pcie_phy_aux_clk: pcie_phy_aux_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "pcie_phy_aux_clk"; #clock-cells = <0>; }; rxc0_ref_clk: rxc0_ref_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "rxc0_ref_clk"; #clock-cells = <0>; }; rxc1_ref_clk: rxc1_ref_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "rxc0_ref_clk"; #clock-cells = <0>; }; ufs_card_rx_symbol_0_clk: ufs_card_rx_symbol_0_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "ufs_card_rx_symbol_0_clk"; #clock-cells = <0>; }; ufs_card_rx_symbol_1_clk: ufs_card_rx_symbol_1_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "ufs_card_rx_symbol_1_clk"; #clock-cells = <0>; }; ufs_card_tx_symbol_0_clk: ufs_card_tx_symbol_0_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "ufs_card_tx_symbol_0_clk"; #clock-cells = <0>; }; ufs_phy_rx_symbol_0_clk: ufs_phy_rx_symbol_0_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "ufs_phy_rx_symbol_0_clk"; #clock-cells = <0>; }; ufs_phy_rx_symbol_1_clk: ufs_phy_rx_symbol_1_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "ufs_phy_rx_symbol_1_clk"; #clock-cells = <0>; }; ufs_phy_tx_symbol_0_clk: ufs_phy_tx_symbol_0_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "ufs_phy_tx_symbol_0_clk"; #clock-cells = <0>; }; usb3_phy_wrapper_gcc_usb30_prim_pipe_clk: usb3_phy_wrapper_gcc_usb30_prim_pipe_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "usb3_phy_wrapper_gcc_usb30_prim_pipe_clk"; #clock-cells = <0>; }; usb3_phy_wrapper_gcc_usb30_sec_pipe_clk: usb3_phy_wrapper_gcc_usb30_sec_pipe_clk { compatible = "fixed-clock"; clock-frequency = <1000>; clock-output-names = "usb3_phy_wrapper_gcc_usb30_sec_pipe_clk"; #clock-cells = <0>; }; }; ddr_bwprofiler { compatible = "qcom,ddr_bwprofiler"; clocks = <&aoss_qmp QDSS_CLK>; clock-names = "qdss_clk"; }; gcc: clock-controller@100000 { compatible = "qcom,lemans-gcc", "syscon"; reg = <0x100000 0xc7018>; reg-name = "cc_base"; vdd_cx-supply = <&VDD_CX_LEVEL>; vdd_mxa-supply = <&VDD_MXA_LEVEL>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&pcie_0_pipe_clk>, <&pcie_1_pipe_clk>, <&pcie_phy_aux_clk>, <&rxc0_ref_clk>, <&rxc1_ref_clk>, <&sleep_clk>, <&ufs_card_rx_symbol_0_clk>, <&ufs_card_rx_symbol_1_clk>, <&ufs_card_tx_symbol_0_clk>, <&ufs_phy_rx_symbol_0_clk>, <&ufs_phy_rx_symbol_1_clk>, <&ufs_phy_tx_symbol_0_clk>, <&usb3_phy_wrapper_gcc_usb30_prim_pipe_clk>, <&usb3_phy_wrapper_gcc_usb30_sec_pipe_clk>; clock-names = "bi_tcxo", "pcie_0_pipe_clk", "pcie_1_pipe_clk", "pcie_phy_aux_clk", "rxc0_ref_clk", "rxc1_ref_clk", "sleep_clk", "ufs_card_rx_symbol_0_clk", "ufs_card_rx_symbol_1_clk", "ufs_card_tx_symbol_0_clk", "ufs_phy_rx_symbol_0_clk", "ufs_phy_rx_symbol_1_clk", "ufs_phy_tx_symbol_0_clk", "usb3_phy_wrapper_gcc_usb30_prim_pipe_clk", "usb3_phy_wrapper_gcc_usb30_sec_pipe_clk"; #clock-cells = <1>; #reset-cells = <1>; }; camcc: clock-controller@ade0000 { compatible = "qcom,lemans-camcc", "syscon"; reg = <0xade0000 0x20000>; reg-name = "cc_base"; vdd_mm-supply = <&VDD_MM_LEVEL>; vdd_mxa-supply = <&VDD_MXA_LEVEL>; vdd_mxc-supply = <&VDD_MXC_LEVEL>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_CAMERA_AHB_CLK>, <&sleep_clk>; clock-names = "bi_tcxo", "iface", "sleep_clk"; #clock-cells = <1>; #reset-cells = <1>; }; dispcc0: clock-controller@af00000 { compatible = "qcom,lemans-dispcc0", "syscon"; reg = <0xaf00000 0x20000>; reg-name = "cc_base"; vdd_mm-supply = <&VDD_MM_LEVEL>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>, <&gcc GCC_DISP_AHB_CLK>; clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk", "iface"; #clock-cells = <1>; #reset-cells = <1>; }; dispcc1: clock-controller@22100000 { compatible = "qcom,lemans-dispcc1", "syscon"; reg = <0x22100000 0x20000>; reg-name = "cc_base"; vdd_mm-supply = <&VDD_MM_LEVEL>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>, <&gcc GCC_DISP1_AHB_CLK>; clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk", "iface"; #clock-cells = <1>; #reset-cells = <1>; }; gpucc: clock-controller@3d90000 { compatible = "qcom,lemans-gpucc", "syscon"; reg = <0x3d90000 0xa000>; reg-name = "cc_base"; vdd_cx-supply = <&VDD_CX_LEVEL>; vdd_mxa-supply = <&VDD_MXA_LEVEL>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPU_CFG_AHB_CLK>, <&gcc GCC_GPU_GPLL0_CLK_SRC>, <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>; clock-names = "bi_tcxo", "iface", "gpll0_out_main", "gpll0_out_main_div"; #clock-cells = <1>; #reset-cells = <1>; }; videocc: clock-controller@abf0000 { compatible = "qcom,lemans-videocc", "syscon"; reg = <0xabf0000 0x10000>; reg-name = "cc_base"; vdd_mm-supply = <&VDD_MM_LEVEL>; vdd_mx-supply = <&VDD_MXA_LEVEL>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_VIDEO_AHB_CLK>, <&sleep_clk>; clock-names = "bi_tcxo", "iface", "sleep_clk"; #clock-cells = <1>; #reset-cells = <1>; }; cpufreq_hw: qcom,cpufreq-hw@18591000 { compatible = "qcom,cpufreq-epss"; reg = <0x18591000 0x1000>, <0x18593000 0x1000>; reg-names = "freq-domain0", "freq-domain1"; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_GPLL0>; clock-names = "xo", "alternate"; qcom,skip-enable-check; qcom,lut-row-size = <4>; #freq-domain-cells = <2>; }; qcom,cpufreq-hw-debug@18591000 { compatible = "qcom,cpufreq-hw-epss-debug"; qcom,freq-hw-domain = <&cpufreq_hw 0>, <&cpufreq_hw 1>; }; apsscc: syscon@182a0000 { compatible = "syscon"; reg = <0x182a0000 0x1c>; }; mccc: syscon@90ba000 { compatible = "syscon"; reg = <0x90ba000 0x54>; }; debugcc: debug-clock-controller@0 { compatible = "qcom,lemans-debugcc"; qcom,gcc = <&gcc>; qcom,camcc = <&camcc>; qcom,dispcc0 = <&dispcc0>; qcom,dispcc1 = <&dispcc1>; qcom,gpucc = <&gpucc>; qcom,videocc = <&videocc>; qcom,apsscc = <&apsscc>; qcom,mccc = <&mccc>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo_clk_src"; #clock-cells = <1>; }; clk_virt: interconnect@0 { compatible = "qcom,lemans-clk_virt"; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; mc_virt: interconnect@1 { compatible = "qcom,lemans-mc_virt"; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; config_noc: interconnect@014C0000 { compatible = "qcom,lemans-config_noc"; reg = <0x014C0000 0x13080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; system_noc: interconnect@01680000 { compatible = "qcom,lemans-system_noc"; reg = <0x01680000 0x15080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; aggre1_noc:interconnect@016C0000 { compatible = "qcom,lemans-aggre1_noc"; reg = <0x016C0000 0x18080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; clocks = <&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>, <&gcc GCC_AGGRE_NOC_QUPV3_AXI_CLK>, <&gcc GCC_AGGRE_USB2_PRIM_AXI_CLK>, <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>, <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>; }; aggre2_noc: interconnect@01700000 { compatible = "qcom,lemans-aggre2_noc"; reg = <0x01700000 0x1B080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; clocks = <&gcc GCC_AGGRE_UFS_CARD_AXI_CLK>, <&rpmhcc RPMH_IPA_CLK>; }; pcie_anoc: interconnect@01760000 { compatible = "qcom,lemans-pcie_anoc"; reg = <0x01760000 0xC080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; gpdsp_anoc: interconnect@01780000 { compatible = "qcom,lemans-gpdsp_anoc"; reg = <0x01780000 0xE080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; mmss_noc: interconnect@017A0000 { compatible = "qcom,lemans-mmss_noc"; reg = <0x017A0000 0x40000>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; lpass_ag_noc: interconnect@03C40000 { compatible = "qcom,lemans-lpass_ag_noc"; reg = <0x3C40000 0x17200>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; dc_noc: interconnect@090E0000 { compatible = "qcom,lemans-dc_noc"; reg = <0x090E0000 0x5080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; gem_noc: interconnect@09100000 { compatible = "qcom,lemans-gem_noc"; reg = <0x09100000 0xF6080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; clocks = <&gcc GCC_DDRSS_GPU_AXI_CLK>; }; nspa_noc: interconnect@260C0000 { compatible = "qcom,lemans-nspa_noc"; reg = <0x260C0000 0x16080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; nspb_noc: interconnect@2A0C0000 { compatible = "qcom,lemans-nspb_noc"; reg = <0x2A0C0000 0x16080>; #interconnect-cells = <1>; qcom,bcm-voter-names = "hlos"; qcom,bcm-voters = <&apps_bcm_voter>; }; vendor_hooks: qcom,cpu-vendor-hooks { compatible = "qcom,cpu-vendor-hooks"; }; dload_mode { compatible = "qcom,dload-mode"; }; tcsr: syscon@1fc0000 { compatible = "syscon"; reg = <0x1fc0000 0x30000>; }; llcc_pmu: llcc-pmu@9095000 { compatible = "qcom,llcc-pmu-ver2"; reg = <0x09095000 0x300>; reg-names = "lagg-base"; }; qcom_pmu: qcom,pmu { compatible = "qcom,pmu"; qcom,pmu-events-tbl = < 0x0008 0xFF 0xFF 0xFF >, < 0x0011 0xFF 0xFF 0xFF >, < 0x0017 0xFF 0xFF 0xFF >, < 0x0037 0xFF 0xFF 0xFF >, < 0x1000 0xFF 0xFF 0xFF >; }; ddr_freq_table: ddr-freq-table { qcom,freq-tbl = < 200000 >, < 451000 >, < 547000 >, < 682000 >, < 768000 >, < 1555000 >, < 1708000 >, < 2093000 >, < 2736000 >, < 3197000 >; }; llcc_freq_table: llcc-freq-table { qcom,freq-tbl = < 600000 >, < 806000 >, < 933000 >, < 1066000 >; }; ddrqos_freq_table: ddrqos-freq-table { qcom,freq-tbl = < 0 >, < 1 >; }; qcom_dcvs: qcom,dcvs { compatible = "qcom,dcvs"; #address-cells = <1>; #size-cells = <1>; ranges; qcom_l3_0_dcvs_hw: l3_0 { compatible = "qcom,dcvs-hw"; qcom,dcvs-hw-type = <2>; qcom,bus-width = <32>; reg = <0x18590000 0x4000>, <0x18590100 0xa0>; reg-names = "l3-base", "l3tbl-base"; l3_0_dcvs_sp: sp_0 { compatible = "qcom,dcvs-path"; qcom,dcvs-path-type = <0>; qcom,shared-offset = <0x0090>; }; }; qcom_l3_1_dcvs_hw: l3_1 { compatible = "qcom,dcvs-hw"; qcom,dcvs-hw-type = <4>; qcom,bus-width = <32>; reg = <0x18592000 0x4000>, <0x18592100 0xa0>; reg-names = "l3-base", "l3tbl-base"; l3_1_dcvs_sp: sp_1 { compatible = "qcom,dcvs-path"; qcom,dcvs-path-type = <0>; qcom,shared-offset = <0x0090>; }; }; qcom_ddr_dcvs_hw: ddr { compatible = "qcom,dcvs-hw"; qcom,dcvs-hw-type = <0>; qcom,bus-width = <4>; qcom,freq-tbl = <&ddr_freq_table>; ddr_dcvs_sp: sp { compatible = "qcom,dcvs-path"; qcom,dcvs-path-type = <0>; interconnects = <&mc_virt MASTER_LLCC &mc_virt SLAVE_EBI1>; }; }; qcom_llcc_dcvs_hw: llcc { compatible = "qcom,dcvs-hw"; qcom,dcvs-hw-type = <1>; qcom,bus-width = <16>; qcom,freq-tbl = <&llcc_freq_table>; llcc_dcvs_sp: sp { compatible = "qcom,dcvs-path"; qcom,dcvs-path-type = <0>; interconnects = <&gem_noc MASTER_APPSS_PROC &gem_noc SLAVE_LLCC>; }; }; }; qcom_memlat: qcom,memlat { compatible = "qcom,memlat"; ddr { compatible = "qcom,memlat-grp"; qcom,target-dev = <&qcom_ddr_dcvs_hw>; qcom,sampling-path = <&ddr_dcvs_sp>; qcom,miss-ev = <0x1000>; gold-0 { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3>; qcom,cpufreq-memfreq-tbl = < 1268000 1708000 >, < 1632000 2093000 >, < 2112000 2736000 >, < 2362000 3197000 >; qcom,sampling-enabled; }; gold-1 { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU4 &CPU5 &CPU6 &CPU7>; qcom,cpufreq-memfreq-tbl = < 1268000 1708000 >, < 1632000 2093000 >, < 2112000 2736000 >, < 2362000 3197000 >; qcom,sampling-enabled; }; gold-compute { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3 &CPU4 &CPU5 &CPU6 &CPU7>; qcom,cpufreq-memfreq-tbl = < 2112000 2736000 >, < 2362000 3197000 >; qcom,sampling-enabled; qcom,compute-mon; }; }; llcc { compatible = "qcom,memlat-grp"; qcom,target-dev = <&qcom_llcc_dcvs_hw>; qcom,sampling-path = <&llcc_dcvs_sp>; qcom,miss-ev = <0x37>; gold-0 { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3>; qcom,cpufreq-memfreq-tbl = < 2112000 933000 >, < 2362000 1066000 >; qcom,sampling-enabled; }; gold-1 { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU4 &CPU5 &CPU6 &CPU7>; qcom,cpufreq-memfreq-tbl = < 2112000 933000 >, < 2362000 1066000 >; qcom,sampling-enabled; }; gold-compute { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3 &CPU4 &CPU5 &CPU6 &CPU7>; qcom,cpufreq-memfreq-tbl = < 2112000 933000 >, < 2362000 1066000 >; qcom,sampling-enabled; qcom,compute-mon; }; }; l3_0 { compatible = "qcom,memlat-grp"; qcom,target-dev = <&qcom_l3_0_dcvs_hw>; qcom,sampling-path = <&l3_0_dcvs_sp>; qcom,miss-ev = <0x17>; gold-0 { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3>; qcom,cpufreq-memfreq-tbl = < 2112000 921600 >, < 2362000 1612800 >; qcom,sampling-enabled; }; gold-compute { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU0 &CPU1 &CPU2 &CPU3>; qcom,cpufreq-memfreq-tbl = < 2112000 921600 >, < 2362000 1612800 >; qcom,sampling-enabled; qcom,compute-mon; }; }; l3_1 { compatible = "qcom,memlat-grp"; qcom,target-dev = <&qcom_l3_1_dcvs_hw>; qcom,sampling-path = <&l3_1_dcvs_sp>; qcom,miss-ev = <0x17>; gold-1 { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU4 &CPU5 &CPU6 &CPU7>; qcom,cpufreq-memfreq-tbl = < 2112000 921600 >, < 2362000 1612800 >; qcom,sampling-enabled; }; gold-compute { compatible = "qcom,memlat-mon"; qcom,cpulist = <&CPU4 &CPU5 &CPU6 &CPU7>; qcom,cpufreq-memfreq-tbl = < 2112000 921600 >, < 2362000 1612800 >; qcom,sampling-enabled; qcom,compute-mon; }; }; }; bwmon_llcc: qcom,bwmon-llcc@240B6300 { compatible = "qcom,bwmon4"; reg = <0x90B6400 0x300>, <0x90B6300 0x200>; reg-names = "base", "global_base"; interrupts = ; qcom,mport = <0>; qcom,hw-timer-hz = <19200000>; qcom,count-unit = <0x10000>; qcom,target-dev = <&qcom_llcc_dcvs_hw>; }; bwmon_ddr: qcom,bwmon-ddr@0x9091000 { compatible = "qcom,bwmon5"; reg = <0x9091000 0x1000>; reg-names = "base"; interrupts = ; qcom,hw-timer-hz = <19200000>; qcom,count-unit = <0x10000>; qcom,target-dev = <&qcom_ddr_dcvs_hw>; }; adsp_pas: remoteproc-adsp@3000000 { compatible = "qcom,lemans-adsp-pas"; reg = <0x3000000 0x00100>; status = "ok"; memory-region = <&rproc_adsp_mem>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; vdd_cx-supply = <&VDD_LPI_CX_LEVEL>; qcom,vdd_cx-uV-uA = ; vdd_mx-supply = <&VDD_LPI_MX_LEVEL>; qcom,vdd_mx-uV-uA = ; reg-names = "cx","mx"; /* Inputs from lpass */ interrupts-extended = <&intc GIC_SPI 486 IRQ_TYPE_EDGE_RISING>, <&adsp_smp2p_in 0 0>, <&adsp_smp2p_in 2 0>, <&adsp_smp2p_in 1 0>, <&adsp_smp2p_in 3 0>; interrupt-names = "wdog", "fatal", "handover", "ready", "stop-ack"; qcom,qmp = <&aoss_qmp>; /* Outputs to lpass */ qcom,smem-states = <&adsp_smp2p_out 0>; qcom,smem-state-names = "stop"; glink_adsp: glink-edge { qcom,remote-pid = <2>; transport = "smem"; mboxes = <&ipcc_mproc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_GLINK_QMP>; mbox-names = "adsp_smem"; interrupt-parent = <&ipcc_mproc>; interrupts = ; label = "adsp"; qcom,glink-label = "lpass"; cpu-affinity = <1 2>; qcom,adsp_qrtr { qcom,glink-channels = "IPCRTR"; qcom,intents = <0x800 5 0x2000 3 0x4400 2>; }; qcom,apr_tal_rpmsg { qcom,glink-channels = "apr_audio_svc"; qcom,intents = <0x200 20>; }; }; }; cdsp_pas: remoteproc-cdsp@26300000 { compatible = "qcom,lemans-cdsp-pas"; reg = <0x26300000 0x10000>; status = "ok"; memory-region = <&rproc_cdsp_mem>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; cx-supply = <&VDD_CX_LEVEL>; cx-uV-uA = ; mx-supply = <&VDD_MXC_LEVEL>; mx-uV-uA = ; nsp0-supply = <&VDD_NSP_0_LEVEL>; nsp0-uV-uA = ; reg-names = "cx","mx","nsp0"; interconnects = <&nspa_noc MASTER_CDSP_PROC &mc_virt SLAVE_EBI1>; interconnect-names = "rproc_ddr"; /* Inputs from turing */ interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>, <&cdsp_smp2p_in 0 0>, <&cdsp_smp2p_in 2 0>, <&cdsp_smp2p_in 1 0>, <&cdsp_smp2p_in 3 0>; interrupt-names = "wdog", "fatal", "handover", "ready", "stop-ack"; qcom,qmp = <&aoss_qmp>; /* Outputs to turing */ qcom,smem-states = <&cdsp_smp2p_out 0>; qcom,smem-state-names = "stop"; glink_cdsp: glink-edge { qcom,remote-pid = <5>; transport = "smem"; mboxes = <&ipcc_mproc IPCC_CLIENT_CDSP IPCC_MPROC_SIGNAL_GLINK_QMP>; mbox-names = "cdsp0_smem"; interrupt-parent = <&ipcc_mproc>; interrupts = ; label = "cdsp"; qcom,glink-label = "cdsp"; qcom,cdsp0_qrtr { qcom,glink-channels = "IPCRTR"; qcom,intents = <0x800 5 0x2000 3 0x4400 2>; }; qcom,msm_fastrpc_rpmsg { compatible = "qcom,msm-fastrpc-rpmsg"; qcom,glink-channels = "fastrpcglink-apps-dsp"; qcom,intents = <0x64 64>; }; }; }; cdsp1_pas: remoteproc-cdsp1@2a300000 { compatible = "qcom,lemans-cdsp1-pas"; reg = <0x2A300000 0x10000>; status = "disabled"; memory-region = <&rproc_cdsp1_mem>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; cx-supply = <&VDD_CX_LEVEL>; cx-uV-uA = ; mx-supply = <&VDD_MXC_LEVEL>; mx-uV-uA = ; nsp0-supply = <&VDD_NSP_0_LEVEL>; nsp0-uV-uA = ; reg-names = "cx","mx","nsp0"; interconnects = <&nspb_noc MASTER_CDSP_PROC &mc_virt SLAVE_EBI1>; interconnect-names = "rproc_ddr"; /* Inputs from turing */ interrupts-extended = <&intc GIC_SPI 798 IRQ_TYPE_EDGE_RISING>, <&cdsp1_smp2p_in 0 0>, <&cdsp1_smp2p_in 2 0>, <&cdsp1_smp2p_in 1 0>, <&cdsp1_smp2p_in 3 0>; interrupt-names = "wdog", "fatal", "handover", "ready", "stop-ack"; qcom,qmp = <&aoss_qmp>; /* Outputs to turing */ qcom,smem-states = <&cdsp1_smp2p_out 0>; qcom,smem-state-names = "stop"; glink_cdsp1: glink-edge { qcom,remote-pid = <12>; transport = "smem"; mboxes = <&ipcc_mproc IPCC_CLIENT_NSP1 IPCC_MPROC_SIGNAL_GLINK_QMP>; mbox-names = "cdsp1_smem"; interrupt-parent = <&ipcc_mproc>; interrupts = ; label = "cdsp1"; qcom,glink-label = "cdsp1"; qcom,cdsp1_qrtr { qcom,glink-channels = "IPCRTR"; qcom,intents = <0x800 5 0x2000 3 0x4400 2>; }; }; }; gpdsp0_pas: remoteproc-gpdsp0@20c00000 { compatible = "qcom,lemans-gpdsp0-pas"; reg = <0x20c00000 0x10000>; status = "disabled"; memory-region = <&rproc_gpdsp0_mem>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; cx-supply = <&VDD_CX_LEVEL>; cx-uV-uA = ; mx-supply = <&VDD_MXC_LEVEL>; mx-uV-uA = ; qcom,proxy-reg-names = "cx","mx"; interconnects = <&gpdsp_anoc MASTER_DSP0 &config_noc SLAVE_CLK_CTL>; interconnect-names = "rproc_ddr"; interrupts-extended = <&intc GIC_SPI 768 IRQ_TYPE_EDGE_RISING>, <&gpdsp0_smp2p_in 0 0>, <&gpdsp0_smp2p_in 2 0>, <&gpdsp0_smp2p_in 1 0>, <&gpdsp0_smp2p_in 3 0>; interrupt-names = "wdog", "fatal", "handover", "ready", "stop-ack"; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&gpdsp0_smp2p_out 0>; qcom,smem-state-names = "stop"; glink_gpdsp0: glink-edge { qcom,remote-pid = <17>; transport = "smem"; mboxes = <&ipcc_mproc IPCC_CLIENT_GPDSP0 IPCC_MPROC_SIGNAL_GLINK_QMP>; mbox-names = "gpdsp0_smem"; interrupt-parent = <&ipcc_mproc>; interrupts = ; label = "gpdsp0"; qcom,glink-label = "gpdsp0"; qcom,gpdsp0_qrtr { qcom,glink-channels = "IPCRTR"; qcom,intents = <0x800 5 0x2000 3 0x4400 2>; }; }; }; gpdsp1_pas: remoteproc-gpdsp1@21c00000 { compatible = "qcom,lemans-gpdsp1-pas"; reg = <0x21c00000 0x10000>; status = "disabled"; memory-region = <&rproc_gpdsp1_mem>; clocks = <&rpmhcc RPMH_CXO_CLK>; clock-names = "xo"; cx-supply = <&VDD_CX_LEVEL>; cx-uV-uA = ; mx-supply = <&VDD_MXC_LEVEL>; mx-uV-uA = ; qcom,proxy-reg-names = "cx","mx"; interconnects = <&gpdsp_anoc MASTER_DSP1 &config_noc SLAVE_CLK_CTL>; interconnect-names = "rproc_ddr"; interrupts-extended = <&intc GIC_SPI 624 IRQ_TYPE_EDGE_RISING>, <&gpdsp1_smp2p_in 0 0>, <&gpdsp1_smp2p_in 2 0>, <&gpdsp1_smp2p_in 1 0>, <&gpdsp1_smp2p_in 3 0>; interrupt-names = "wdog", "fatal", "handover", "ready", "stop-ack"; qcom,qmp = <&aoss_qmp>; qcom,smem-states = <&gpdsp1_smp2p_out 0>; qcom,smem-state-names = "stop"; glink_gpdsp1: glink-edge { qcom,remote-pid = <18>; transport = "smem"; mboxes = <&ipcc_mproc IPCC_CLIENT_GPDSP1 IPCC_MPROC_SIGNAL_GLINK_QMP>; mbox-names = "gpdsp1_smem"; interrupt-parent = <&ipcc_mproc>; interrupts = ; label = "gpdsp1"; qcom,glink-label = "gpdsp1"; qcom,gpdsp1_qrtr { qcom,glink-channels = "IPCRTR"; qcom,intents = <0x800 5 0x2000 3 0x4400 2>; }; }; }; spmi_bus: qcom,spmi@c440000 { compatible = "qcom,spmi-pmic-arb"; reg = <0xc440000 0x1100>, <0xc600000 0x2000000>, <0xe600000 0x100000>, <0xe700000 0xa0000>, <0xc40a000 0x26000>; reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "periph_irq"; interrupt-controller; #interrupt-cells = <4>; #address-cells = <2>; #size-cells = <0>; cell-index = <0>; qcom,channel = <0>; qcom,ee = <0>; }; kryo_erp: erp { compatible = "arm,arm64-kryo-cpu-erp"; interrupts = , , ; interrupt-names = "l1-l2-faultirq", "l3-c0-scu-faultirq", "l3-c1-scu-faultirq"; }; thermal_zones: thermal-zones { }; ufsphy_mem: ufsphy_mem@1d87000 { reg = <0x1d87000 0xe10>; reg-names = "phy_mem"; #phy-cells = <0>; lanes-per-direction = <2>; clock-names = "ref_clk_src", "ref_clk", "ref_aux_clk"; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_EDP_REF_CLKREF_EN>, <&gcc GCC_UFS_PHY_PHY_AUX_CLK>; resets = <&ufshc_mem 0>; status = "disabled"; }; ufshc_mem: ufshc@1d84000 { compatible = "qcom,ufshc"; reg = <0x1d84000 0x3000>; reg-names = "ufs_mem"; interrupts = ; phys = <&ufsphy_mem>; phy-names = "ufsphy"; #reset-cells = <1>; lanes-per-direction = <2>; dev-ref-clk-freq = <0>; /* 19.2 MHz */ clock-names = "core_clk", "bus_aggr_clk", "iface_clk", "core_clk_unipro", "core_clk_ice", "ref_clk", "tx_lane0_sync_clk", "rx_lane0_sync_clk", "rx_lane1_sync_clk"; clocks = <&gcc GCC_UFS_PHY_AXI_CLK>, <&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>, <&gcc GCC_UFS_PHY_AHB_CLK>, <&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>, <&gcc GCC_UFS_PHY_ICE_CORE_CLK>, <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>, <&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>, <&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>; freq-table-hz = <75000000 300000000>, <0 0>, <0 0>, <75000000 300000000>, <75000000 300000000>, <0 0>, <0 0>, <0 0>, <0 0>; interconnects = <&aggre1_noc MASTER_UFS_MEM &mc_virt SLAVE_EBI1>, <&gem_noc MASTER_APPSS_PROC &config_noc SLAVE_UFS_MEM_CFG>; interconnect-names = "ufs-ddr", "cpu-ufs"; qcom,ufs-bus-bw,name = "ufshc_mem"; qcom,ufs-bus-bw,num-cases = <26>; qcom,ufs-bus-bw,num-paths = <2>; qcom,ufs-bus-bw,vectors-KBps = /* * During HS G3 UFS runs at nominal voltage corner, vote * higher bandwidth to push other buses in the data path * to run at nominal to achieve max throughput. * 4GBps pushes BIMC to run at nominal. * 200MBps pushes CNOC to run at nominal. * Vote for half of this bandwidth for HS G3 1-lane. * For max bandwidth, vote high enough to push the buses * to run in turbo voltage corner. */ <0 0>, <0 0>, /* No vote */ <922 0>, <1000 0>, /* PWM G1 */ <1844 0>, <1000 0>, /* PWM G2 */ <3688 0>, <1000 0>, /* PWM G3 */ <7376 0>, <1000 0>, /* PWM G4 */ <1844 0>, <1000 0>, /* PWM G1 L2 */ <3688 0>, <1000 0>, /* PWM G2 L2 */ <7376 0>, <1000 0>, /* PWM G3 L2 */ <14752 0>, <1000 0>, /* PWM G4 L2 */ <127796 0>, <1000 0>, /* HS G1 RA */ <255591 0>, <1000 0>, /* HS G2 RA */ <1492582 0>, <102400 0>, /* HS G3 RA */ <2915200 0>, <204800 0>, /* HS G4 RA */ <255591 0>, <1000 0>, /* HS G1 RA L2 */ <511181 0>, <1000 0>, /* HS G2 RA L2 */ <1492582 0>, <204800 0>, /* HS G3 RA L2 */ <2915200 0>, <409600 0>, /* HS G4 RA L2 */ <149422 0>, <1000 0>, /* HS G1 RB */ <298189 0>, <1000 0>, /* HS G2 RB */ <1492582 0>, <102400 0>, /* HS G3 RB */ <2915200 0>, <204800 0>, /* HS G4 RB */ <298189 0>, <1000 0>, /* HS G1 RB L2 */ <596378 0>, <1000 0>, /* HS G2 RB L2 */ /* As UFS working in HS G3 RB L2 mode, aggregated * bandwidth (AB) should take care of providing * optimum throughput requested. However, as tested, * in order to scale up CNOC clock, instantaneous * bindwidth (IB) needs to be given a proper value too. */ <1492582 0>, <204800 409600>, /* HS G3 RB L2 KBPs */ <2915200 0>, <409600 409600>, /* HS G4 RB L2 */ <7643136 0>, <307200 0>; /* Max. bandwidth */ qcom,bus-vector-names = "MIN", "PWM_G1_L1", "PWM_G2_L1", "PWM_G3_L1", "PWM_G4_L1", "PWM_G1_L2", "PWM_G2_L2", "PWM_G3_L2", "PWM_G4_L2", "HS_RA_G1_L1", "HS_RA_G2_L1", "HS_RA_G3_L1", "HS_RA_G4_L1", "HS_RA_G1_L2", "HS_RA_G2_L2", "HS_RA_G3_L2", "HS_RA_G4_L2", "HS_RB_G1_L1", "HS_RB_G2_L1", "HS_RB_G3_L1", "HS_RB_G4_L1", "HS_RB_G1_L2", "HS_RB_G2_L2", "HS_RB_G3_L2", "HS_RB_G4_L2", "MAX"; reset-gpios = <&tlmm 149 GPIO_ACTIVE_LOW>; resets = <&gcc GCC_UFS_PHY_BCR>; reset-names = "rst"; iommus = <&apps_smmu 0x100 0x0>; qcom,iommu-dma = "bypass"; dma-coherent; status = "disabled"; qos0 { mask = <0xf0>; vote = <44>; }; qos1 { mask = <0x0f>; vote = <44>; }; }; ufs2phy_mem: ufsphy2_mem@1da7000 { reg = <0x1da7000 0xe10>; reg-names = "phy_mem"; #phy-cells = <0>; lanes-per-direction = <2>; clock-names = "ref_clk_src", "ref_clk", "ref_aux_clk"; clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_EDP_REF_CLKREF_EN>, <&gcc GCC_UFS_CARD_PHY_AUX_CLK>; resets = <&ufshc2_mem 0>; status = "disabled"; }; ufshc2_mem: ufshc2@1da4000 { compatible = "qcom,ufshc"; reg = <0x1da4000 0x3000>; reg-names = "ufs_mem"; interrupts = ; phys = <&ufs2phy_mem>; phy-names = "ufsphy"; #reset-cells = <1>; lanes-per-direction = <2>; dev-ref-clk-freq = <0>; /* 19.2 MHz */ clock-names = "core_clk", "bus_aggr_clk", "iface_clk", "core_clk_unipro", "core_clk_ice", "ref_clk", "tx_lane0_sync_clk", "rx_lane0_sync_clk", "rx_lane1_sync_clk"; clocks = <&gcc GCC_UFS_CARD_AXI_CLK>, <&gcc GCC_AGGRE_UFS_CARD_AXI_CLK>, <&gcc GCC_UFS_CARD_AHB_CLK>, <&gcc GCC_UFS_CARD_UNIPRO_CORE_CLK>, <&gcc GCC_UFS_CARD_ICE_CORE_CLK>, <&rpmhcc RPMH_CXO_CLK>, <&gcc GCC_UFS_CARD_TX_SYMBOL_0_CLK>, <&gcc GCC_UFS_CARD_RX_SYMBOL_0_CLK>, <&gcc GCC_UFS_CARD_RX_SYMBOL_1_CLK>; freq-table-hz = <75000000 300000000>, <0 0>, <0 0>, <75000000 300000000>, <75000000 300000000>, <0 0>, <0 0>, <0 0>, <0 0>; interconnects = <&aggre2_noc MASTER_UFS_CARD &mc_virt SLAVE_EBI1>, <&gem_noc MASTER_APPSS_PROC &config_noc SLAVE_UFS_CARD_CFG>; interconnect-names = "ufs-ddr", "cpu-ufs"; qcom,ufs-bus-bw,name = "ufshc_mem"; qcom,ufs-bus-bw,num-cases = <26>; qcom,ufs-bus-bw,num-paths = <2>; qcom,ufs-bus-bw,vectors-KBps = /* * During HS G3 UFS runs at nominal voltage corner, vote * higher bandwidth to push other buses in the data path * to run at nominal to achieve max throughput. * 4GBps pushes BIMC to run at nominal. * 200MBps pushes CNOC to run at nominal. * Vote for half of this bandwidth for HS G3 1-lane. * For max bandwidth, vote high enough to push the buses * to run in turbo voltage corner. */ <0 0>, <0 0>, /* No vote */ <922 0>, <1000 0>, /* PWM G1 */ <1844 0>, <1000 0>, /* PWM G2 */ <3688 0>, <1000 0>, /* PWM G3 */ <7376 0>, <1000 0>, /* PWM G4 */ <1844 0>, <1000 0>, /* PWM G1 L2 */ <3688 0>, <1000 0>, /* PWM G2 L2 */ <7376 0>, <1000 0>, /* PWM G3 L2 */ <14752 0>, <1000 0>, /* PWM G4 L2 */ <127796 0>, <1000 0>, /* HS G1 RA */ <255591 0>, <1000 0>, /* HS G2 RA */ <1492582 0>, <102400 0>, /* HS G3 RA */ <2915200 0>, <204800 0>, /* HS G4 RA */ <255591 0>, <1000 0>, /* HS G1 RA L2 */ <511181 0>, <1000 0>, /* HS G2 RA L2 */ <1492582 0>, <204800 0>, /* HS G3 RA L2 */ <2915200 0>, <409600 0>, /* HS G4 RA L2 */ <149422 0>, <1000 0>, /* HS G1 RB */ <298189 0>, <1000 0>, /* HS G2 RB */ <1492582 0>, <102400 0>, /* HS G3 RB */ <2915200 0>, <204800 0>, /* HS G4 RB */ <298189 0>, <1000 0>, /* HS G1 RB L2 */ <596378 0>, <1000 0>, /* HS G2 RB L2 */ /* As UFS working in HS G3 RB L2 mode, aggregated * bandwidth (AB) should take care of providing * optimum throughput requested. However, as tested, * in order to scale up CNOC clock, instantaneous * bindwidth (IB) needs to be given a proper value too. */ <1492582 0>, <204800 409600>, /* HS G3 RB L2 KBPs */ <2915200 0>, <409600 409600>, /* HS G4 RB L2 */ <7643136 0>, <307200 0>; /* Max. bandwidth */ qcom,bus-vector-names = "MIN", "PWM_G1_L1", "PWM_G2_L1", "PWM_G3_L1", "PWM_G4_L1", "PWM_G1_L2", "PWM_G2_L2", "PWM_G3_L2", "PWM_G4_L2", "HS_RA_G1_L1", "HS_RA_G2_L1", "HS_RA_G3_L1", "HS_RA_G4_L1", "HS_RA_G1_L2", "HS_RA_G2_L2", "HS_RA_G3_L2", "HS_RA_G4_L2", "HS_RB_G1_L1", "HS_RB_G2_L1", "HS_RB_G3_L1", "HS_RB_G4_L1", "HS_RB_G1_L2", "HS_RB_G2_L2", "HS_RB_G3_L2", "HS_RB_G4_L2", "MAX"; reset-gpios = <&tlmm 150 GPIO_ACTIVE_LOW>; resets = <&gcc GCC_UFS_CARD_BCR>; reset-names = "rst"; iommus = <&apps_smmu 0x420 0x0>; qcom,iommu-dma = "bypass"; dma-coherent; secondary-storage; status = "disabled"; qos0 { mask = <0xf0>; vote = <44>; }; qos1 { mask = <0x0f>; vote = <44>; }; }; qcom,rmtfs_sharedmem@0 { compatible = "qcom,sharedmem-uio"; reg = <0x0 0x200000>; reg-names = "rmtfs"; qcom,client-id = <0x00000001>; qcom,guard-memory; }; tcsr_mutex_block: syscon@1f40000 { compatible = "syscon"; reg = <0x1f40000 0x20000>; }; tcsr_mutex: hwlock@1f40000 { compatible = "qcom,tcsr-mutex"; syscon = <&tcsr_mutex_block 0 0x1000>; #hwlock-cells = <1>; }; smem: qcom,smem { compatible = "qcom,smem"; memory-region = <&smem_mem>; hwlocks = <&tcsr_mutex 3>; }; mini_dump_mode { compatible = "qcom,minidump"; status = "ok"; }; aoss_qmp: power-controller@c300000 { compatible = "qcom,sm8150-aoss-qmp"; reg = <0xc300000 0x400>; mboxes = <&ipcc_mproc IPCC_CLIENT_AOP IPCC_MPROC_SIGNAL_GLINK_QMP>; mbox-names = "aop_qmp"; interrupt-parent = <&ipcc_mproc>; interrupts = ; #clock-cells = <0>; #power-domain-cells = <1>; }; qmp_aop: qcom,qmp-aop@c300000 { compatible = "qcom,qmp-mbox"; qcom,qmp = <&aoss_qmp>; label = "aop"; #mbox-cells = <1>; }; qtee_shmbridge { compatible = "qcom,tee-shared-memory-bridge"; qcom,disable-shmbridge-support; }; qcom_qseecom: qseecom@d1900000 { compatible = "qcom,qseecom"; reg = <0xd1900000 0x3800000>; reg-names = "secapp-region"; memory-region = <&qseecom_mem>; #qcom,hlos-num-ce-hw-instances = <1>; qcom,hlos-ce-hw-instance = <0>; qcom,qsee-ce-hw-instance = <0>; #qcom,disk-encrypt-pipe-pair = <2>; #qcom,support-fde; qcom,no-clock-support; #qcom,fde-key-size; qcom,appsbl-qseecom-support; qcom,commonlib64-loaded-by-uefi; qcom,qsee-reentrancy-support = <2>; }; qcom_tzlog: tz-log@146d8720 { compatible = "qcom,tz-log"; reg = <0x146d8720 0x3000>; qcom,hyplog-enabled; hyplog-address-offset = <0x410>; hyplog-size-offset = <0x414>; }; qcom_rng: qrng@10d2000 { compatible = "qcom,msm-rng"; reg = <0x010d2000 0x1000>; qcom,no-qrng-config; qcom,no-clock-support; }; qcom,glinkpkt { compatible = "qcom,glinkpkt"; qcom,glinkpkt-apr-apps2 { qcom,glinkpkt-edge = "adsp"; qcom,glinkpkt-ch-name = "apr_apps2"; qcom,glinkpkt-dev-name = "apr_apps2"; }; }; qcom,smp2p-adsp { compatible = "qcom,smp2p"; qcom,smem = <443>, <429>; interrupt-parent = <&ipcc_mproc>; interrupts = ; mboxes = <&ipcc_mproc IPCC_CLIENT_LPASS IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <2>; adsp_smp2p_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; adsp_smp2p_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; qcom,smp2p-cdsp@1799000c { compatible = "qcom,smp2p"; qcom,smem = <94>, <432>; interrupt-parent = <&ipcc_mproc>; interrupts = ; mboxes = <&ipcc_mproc IPCC_CLIENT_CDSP IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <5>; cdsp_smp2p_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; cdsp_smp2p_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; qcom,smp2p-cdsp1@1799000c { compatible = "qcom,smp2p"; qcom,smem = <617>, <616>; interrupt-parent = <&ipcc_mproc>; interrupts = ; mboxes = <&ipcc_mproc IPCC_CLIENT_NSP1 IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <12>; cdsp1_smp2p_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; cdsp1_smp2p_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; qcom,smp2p-gpdsp0 { compatible = "qcom,smp2p"; qcom,smem = <617>, <616>; interrupt-parent = <&ipcc_mproc>; interrupts = ; mboxes = <&ipcc_mproc IPCC_CLIENT_GPDSP0 IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <17>; gpdsp0_smp2p_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; gpdsp0_smp2p_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; qcom,smp2p-gpdsp1 { compatible = "qcom,smp2p"; qcom,smem = <617>, <616>; interrupt-parent = <&ipcc_mproc>; interrupts = ; mboxes = <&ipcc_mproc IPCC_CLIENT_GPDSP1 IPCC_MPROC_SIGNAL_SMP2P>; qcom,local-pid = <0>; qcom,remote-pid = <18>; gpdsp1_smp2p_out: master-kernel { qcom,entry-name = "master-kernel"; #qcom,smem-state-cells = <1>; }; gpdsp1_smp2p_in: slave-kernel { qcom,entry-name = "slave-kernel"; interrupt-controller; #interrupt-cells = <2>; }; }; qcom,mpm2-sleep-counter@c221000 { compatible = "qcom,mpm2-sleep-counter"; reg = <0xc221000 0x1000>; clock-frequency = <32768>; }; cpu_pmu: cpu-pmu { compatible = "arm,armv8-pmuv3"; qcom,irq-is-percpu; interrupts = ; }; qcom,msm-rtb { compatible = "qcom,msm-rtb"; qcom,rtb-size = <0x100000>; }; llcc_pmu: llcc-pmu@9095000 { compatible = "qcom,llcc-pmu-ver2"; reg = <0x09095000 0x300>; reg-names = "lagg-base"; }; msm_gpu: qcom,kgsl-3d0@3d00000 { }; qcom,msm-cdsp-loader { compatible = "qcom,cdsp-loader"; qcom,proc-img-to-load = "cdsp"; qcom,rproc-handle = <&cdsp_pas>; }; qcom,msm-adsprpc-mem { compatible = "qcom,msm-adsprpc-mem-region"; memory-region = <&adsp_mem>; }; msm_fastrpc: qcom,msm_fastrpc { compatible = "qcom,msm-fastrpc-compute"; qcom,adsp-remoteheap-vmid = <22 37>; qcom,fastrpc-adsp-audio-pdr; qcom,rpc-latency-us = <235>; qcom,fastrpc-gids = <2908>; qcom,qos-cores = <0 1 2 3>; qcom,msm_fastrpc_compute_cb0_1 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "cdsprpc-smd"; iommus = <&apps_smmu 0x21C1 0x0000>, <&apps_smmu 0x2161 0x0000>, <&apps_smmu 0x2141 0x0000>, <&apps_smmu 0x21E1 0x0000>, <&apps_smmu 0x2181 0x0000>, <&apps_smmu 0x25C1 0x0000>, <&apps_smmu 0x2561 0x0000>, <&apps_smmu 0x2541 0x0000>, <&apps_smmu 0x25E1 0x0000>, <&apps_smmu 0x2581 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; qcom,msm_fastrpc_compute_cb0_2 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "cdsprpc-smd"; iommus = <&apps_smmu 0x21C2 0x0000>, <&apps_smmu 0x2162 0x0000>, <&apps_smmu 0x2142 0x0000>, <&apps_smmu 0x21E2 0x0000>, <&apps_smmu 0x2182 0x0000>, <&apps_smmu 0x25C2 0x0000>, <&apps_smmu 0x2562 0x0000>, <&apps_smmu 0x2542 0x0000>, <&apps_smmu 0x25E2 0x0000>, <&apps_smmu 0x2582 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; qcom,msm_fastrpc_compute_cb0_3 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "cdsprpc-smd"; iommus = <&apps_smmu 0x21C3 0x0000>, <&apps_smmu 0x2163 0x0000>, <&apps_smmu 0x2143 0x0000>, <&apps_smmu 0x21E3 0x0000>, <&apps_smmu 0x2183 0x0000>, <&apps_smmu 0x25C3 0x0000>, <&apps_smmu 0x2563 0x0000>, <&apps_smmu 0x2543 0x0000>, <&apps_smmu 0x25E3 0x0000>, <&apps_smmu 0x2583 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; qcom,msm_fastrpc_compute_cb0_4 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "cdsprpc-smd"; iommus = <&apps_smmu 0x21C4 0x0000>, <&apps_smmu 0x2164 0x0000>, <&apps_smmu 0x2144 0x0000>, <&apps_smmu 0x21E4 0x0000>, <&apps_smmu 0x2184 0x0000>, <&apps_smmu 0x25C4 0x0000>, <&apps_smmu 0x2564 0x0000>, <&apps_smmu 0x2544 0x0000>, <&apps_smmu 0x25E4 0x0000>, <&apps_smmu 0x2584 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; qcom,msm_fastrpc_compute_adsp_cb1 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "adsprpc-smd"; iommus = <&apps_smmu 0x3003 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; qcom,msm_fastrpc_compute_adsp_cb2 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "adsprpc-smd"; iommus = <&apps_smmu 0x3004 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; qcom,msm_fastrpc_compute_adsp_cb3 { compatible = "qcom,msm-fastrpc-compute-cb"; label = "adsprpc-smd"; iommus = <&apps_smmu 0x3005 0x0000>; qcom,iommu-dma-addr-pool = <0x80000000 0x78000000>; qcom,iommu-faults = "stall-disable", "HUPCF"; dma-coherent; }; }; mtl_rx_setup: rx-queues-config { snps,rx-queues-to-use = <4>; snps,rx-sched-sp; queue0 { snps,dcb-algorithm; snps,map-to-dma-channel = <0x0>; snps,route-up; snps,priority = <0x1>; }; queue1 { snps,dcb-algorithm; snps,map-to-dma-channel = <0x1>; snps,route-ptp; }; queue2 { snps,avb-algorithm; snps,map-to-dma-channel = <0x2>; snps,route-avcp; }; queue3 { snps,avb-algorithm; snps,map-to-dma-channel = <0x3>; snps,priority = <0xC>; }; }; mtl_tx_setup: tx-queues-config { snps,tx-queues-to-use = <4>; snps,tx-sched-sp; queue0 { snps,dcb-algorithm; }; queue1 { snps,dcb-algorithm; }; queue2 { snps,avb-algorithm; snps,send_slope = <0x1000>; snps,idle_slope = <0x1000>; snps,high_credit = <0x3E800>; snps,low_credit = <0xFFC18000>; }; queue3 { snps,avb-algorithm; snps,send_slope = <0x1000>; snps,idle_slope = <0x1000>; snps,high_credit = <0x3E800>; snps,low_credit = <0xFFC18000>; }; }; ethqos_hw: qcom,ethernet@23040000 { compatible = "qcom,stmmac-ethqos", "snps,dwmac-4.20a"; reg = <0x23040000 0x10000>, <0x23056000 0x100>, <0x08901000 0xE10>, <0x23056100 0x100>; reg-names = "stmmaceth", "rgmii","serdes","reseteth"; clocks = <&gcc GCC_EMAC0_AXI_CLK>, <&gcc GCC_EMAC0_SLV_AHB_CLK>, <&gcc GCC_EMAC0_PTP_CLK>, <&gcc GCC_EMAC0_PHY_AUX_CLK>, <&gcc GCC_SGMI_CLKREF_EN>, <&gcc GCC_EMAC0_RGMII_CLK>; clock-names = "stmmaceth", "pclk", "ptp_ref", "phyaux","sgmi_ref","rgmii"; snps,ptp-ref-clk-rate = <230400000>; snps,ptp-req-clk-rate = <125000000>; interrupts-extended = <&intc 0 946 4>; qcom,arm-smmu; gdsc-off-on-suspend; interrupt-names = "macirq"; snps,tso; snps,pbl = <32>; rx-fifo-depth = <16384>; tx-fifo-depth = <20480>; snps,mtl-rx-config = <&mtl_rx_setup>; snps,mtl-tx-config = <&mtl_tx_setup>; vreg_emac_phy-supply = <&pm8775_a_l5>; vreg_rgmii_io_pads-supply = <&pm8775_c_l1>; gdsc_emac-supply = <&gcc_emac0_gdsc>; phy-mode = "sgmii"; snps,reset-delays-us = <0 11000 70000>; pinctrl-names = "dev-emac-mdc", "dev-emac-mdio"; pinctrl-0 = <&emac_mdc>; pinctrl-1 = <&emac_mdio>; snps,ps-speed = <1000>; ethqos_emb_smmu: ethqos_emb_smmu { compatible = "qcom,emac-smmu-embedded"; iommus = <&apps_smmu 0x120 0xf>; qcom,iommu-dma = "fastmap"; qcom,iommu-dma-addr-pool = <0x80000000 0x40000000>; }; }; hsi2s: qcom,hsi2s@3B40000 { compatible = "qcom,sa8255-hsi2s", "qcom,hsi2s"; reg = <0x3B40000 0x29000>, <0x3942000 0x6000>; reg-names = "lpa_if", "lpass_core_cc_hs_if"; interrupts = ; number-of-rate-detectors = <2>; rate-detector-interfaces = <0 1>; number-of-interfaces = <2>; qcom,smmu-version = <2>; qcom,smmu-enabled; iommus = <&apps_smmu 0x303C 0x1>, <&apps_smmu 0x303A 0x4>, <&apps_smmu 0x303B 0x0>; qcom,iommu-dma-addr-pool = <0x0 0xFFFFFFFF>; dma-coherent; sdr0: qcom,hs0_i2s { compatible = "qcom,hsi2s-interface"; minor-number = <0>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&hs0_i2s_sck_active &hs0_i2s_ws_active &hs0_i2s_data0_active &hs0_i2s_data1_active>; pinctrl-1 = <&hs0_i2s_sck_sleep &hs0_i2s_ws_sleep &hs0_i2s_data0_sleep &hs0_i2s_data1_sleep>; bit-clock-hz = <12288000>; data-buffer-ms = <10>; bit-depth = <32>; spkr-channel-count = <2>; mic-channel-count = <2>; pcm-rate = <2>; pcm-sync-src = <0>; aux-mode = <0>; rpcm-width = <1>; tpcm-width = <1>; enable-tdm = <1>; tdm-rate = <32>; tdm-rpcm-width = <16>; tdm-tpcm-width = <16>; tdm-sync-delay = <2>; tdm-inv-sync = <0>; pcm-lane-config = <1>; }; sdr1: qcom,hs1_i2s { compatible = "qcom,hsi2s-interface"; minor-number = <1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&hs1_i2s_sck_active &hs1_i2s_ws_active &hs1_i2s_data0_active &hs1_i2s_data1_active>; pinctrl-1 = <&hs1_i2s_sck_sleep &hs1_i2s_ws_sleep &hs1_i2s_data0_sleep &hs1_i2s_data1_sleep>; bit-clock-hz = <12288000>; data-buffer-ms = <10>; bit-depth = <32>; spkr-channel-count = <2>; mic-channel-count = <2>; pcm-rate = <2>; pcm-sync-src = <0>; aux-mode = <0>; rpcm-width = <1>; tpcm-width = <1>; enable-tdm = <1>; tdm-rate = <32>; tdm-rpcm-width = <16>; tdm-tpcm-width = <16>; tdm-sync-delay = <2>; tdm-inv-sync = <0>; pcm-lane-config = <1>; }; sdr2: qcom,hs2_i2s { compatible = "qcom,hsi2s-interface"; minor-number = <2>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&hs2_i2s_sck_active &hs2_i2s_ws_active &hs2_i2s_data0_active &hs2_i2s_data1_active>; pinctrl-1 = <&hs2_i2s_sck_sleep &hs2_i2s_ws_sleep &hs2_i2s_data0_sleep &hs2_i2s_data1_sleep>; bit-clock-hz = <12288000>; data-buffer-ms = <10>; bit-depth = <32>; spkr-channel-count = <2>; mic-channel-count = <2>; pcm-rate = <2>; pcm-sync-src = <0>; aux-mode = <0>; rpcm-width = <1>; tpcm-width = <1>; enable-tdm = <1>; tdm-rate = <32>; tdm-rpcm-width = <16>; tdm-tpcm-width = <16>; tdm-sync-delay = <2>; tdm-inv-sync = <0>; pcm-lane-config = <1>; status = "disabled"; }; sdr3: qcom,hs3_i2s { compatible = "qcom,hsi2s-interface"; minor-number = <3>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&sec_tdm_sck_active &sec_tdm_ws_active &sec_tdm_din_active &sec_tdm_dout_active>; pinctrl-1 = <&sec_tdm_sck_sleep &sec_tdm_ws_sleep &sec_tdm_din_sleep &sec_tdm_dout_sleep>; bit-clock-hz = <12288000>; data-buffer-ms = <10>; bit-depth = <32>; spkr-channel-count = <2>; mic-channel-count = <2>; pcm-rate = <2>; pcm-sync-src = <0>; aux-mode = <0>; rpcm-width = <1>; tpcm-width = <1>; enable-tdm = <1>; tdm-rate = <32>; tdm-rpcm-width = <16>; tdm-tpcm-width = <16>; tdm-sync-delay = <2>; tdm-inv-sync = <0>; pcm-lane-config = <1>; status = "disabled"; }; sdr4: qcom,hs4_i2s { compatible = "qcom,hsi2s-interface"; minor-number = <4>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&tert_tdm_sck_active &tert_tdm_ws_active &tert_tdm_din_active &tert_tdm_dout_active>; pinctrl-1 = <&tert_tdm_sck_sleep &tert_tdm_ws_sleep &tert_tdm_din_sleep &tert_tdm_dout_sleep>; bit-clock-hz = <12288000>; data-buffer-ms = <10>; bit-depth = <32>; spkr-channel-count = <2>; mic-channel-count = <2>; pcm-rate = <2>; pcm-sync-src = <0>; aux-mode = <0>; rpcm-width = <1>; tpcm-width = <1>; enable-tdm = <1>; tdm-rate = <32>; tdm-rpcm-width = <16>; tdm-tpcm-width = <16>; tdm-sync-delay = <2>; tdm-inv-sync = <0>; pcm-lane-config = <1>; status = "disabled"; }; }; }; &firmware { qcom_smcinvoke { compatible = "qcom,smcinvoke"; }; }; #include "lemans-4pmic-regulators.dtsi" #include "lemans-gdsc.dtsi" #include "lemans-pinctrl.dtsi" #include "msm-arm-smmu-lemans.dtsi" #include "lemans-dma-heaps.dtsi" #include "lemans-debug.dtsi" #include "lemans-qupv3.dtsi" #include "lemans-pcie.dtsi" #include "lemans-usb.dtsi" #include "lemans-coresight.dtsi" #include "lemans-mhi.dtsi" &cam_cc_titan_top_gdsc { clocks = <&gcc GCC_CAMERA_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_MXC_VOTER_LEVEL>; status = "ok"; }; &disp0_cc_mdss_core_gdsc { clocks = <&gcc GCC_DISP_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &disp0_cc_mdss_core_int2_gdsc { clocks = <&gcc GCC_DISP_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &disp1_cc_mdss_core_gdsc { clocks = <&gcc GCC_DISP1_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &disp1_cc_mdss_core_int2_gdsc { clocks = <&gcc GCC_DISP1_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &gcc_emac0_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_emac1_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_pcie_0_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_pcie_1_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_ufs_card_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_ufs_phy_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_usb20_prim_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_usb30_prim_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gcc_usb30_sec_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc { parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc { status = "ok"; }; &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc { status = "ok"; }; &hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc { status = "ok"; }; &hlos1_vote_turing_mmu_tbu0_gdsc { status = "ok"; }; &hlos1_vote_turing_mmu_tbu1_gdsc { status = "ok"; }; &hlos1_vote_turing_mmu_tbu2_gdsc { status = "ok"; }; &hlos1_vote_turing_mmu_tbu3_gdsc { status = "ok"; }; &gpu_cc_cx_gdsc { clocks = <&gcc GCC_GPU_CFG_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_CX_LEVEL>; status = "ok"; }; &gpu_cc_gx_gdsc { clocks = <&gcc GCC_GPU_CFG_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_GX_MXC_VOTER_LEVEL>; status = "ok"; }; &video_cc_mvs0_gdsc { clocks = <&gcc GCC_VIDEO_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &video_cc_mvs0c_gdsc { clocks = <&gcc GCC_VIDEO_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &video_cc_mvs1_gdsc { clocks = <&gcc GCC_VIDEO_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &video_cc_mvs1c_gdsc { clocks = <&gcc GCC_VIDEO_AHB_CLK>; clock-names = "ahb_clk"; parent-supply = <&VDD_MM_LEVEL>; status = "ok"; }; &ufsphy_mem { compatible = "qcom,ufs-phy-qmp-v4-waipio"; vdda-phy-supply = <&L4A>; vdda-pll-supply = <&L1C>; vdda-phy-max-microamp = <137000>; vdda-pll-max-microamp = <18300>; status = "ok"; }; &ufshc_mem { vdd-hba-supply = <&gcc_ufs_phy_gdsc>; vdd-hba-fixed-regulator; vcc-supply = <&L8A>; vcc-max-microamp = <1100000>; vccq-supply = <&L4C>; vccq-max-microamp = <1200000>; vccq2-supply = <&S4A>; vccq2-max-microamp = <800000>; qcom,vddp-ref-clk-supply = <&L4C>; qcom,vddp-ref-clk-max-microamp = <100>; status = "ok"; }; &ufs2phy_mem { compatible = "qcom,ufs-phy-qmp-v4-waipio"; vdda-phy-supply = <&L4A>; vdda-pll-supply = <&L1C>; vdda-phy-max-microamp = <137000>; vdda-pll-max-microamp = <18300>; status = "ok"; }; &ufshc2_mem { vdd-hba-supply = <&gcc_ufs_card_gdsc>; vdd-hba-fixed-regulator; vcc-supply = <&L8C>; vcc-voltage-level = <2504000 2506000>; vcc-max-microamp = <1100000>; vccq-supply = <&L5C>; vccq-max-microamp = <1200000>; vccq2-supply = <&S4A>; vccq2-max-microamp = <800000>; qcom,vddp-ref-clk-supply = <&L5C>; qcom,vddp-ref-clk-max-microamp = <100>; status = "ok"; }; &qupv3_se10_2uart { status = "ok"; }; #include "lemans-thermal.dtsi"