// SPDX-License-Identifier: GPL-2.0-only /* * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved. */ #include #include #include #include #include "pinctrl-msm.h" #define FUNCTION(fname) \ [msm_mux_##fname] = { \ .name = #fname, \ .groups = fname##_groups, \ .ngroups = ARRAY_SIZE(fname##_groups), \ } #define NORTH 0x00900000 #define SOUTH 0x00500000 #define WEST 0x00100000 #define EAST #define DUMMY 0x0 #define REG_SIZE 0x1000 #define PINGROUP(id, base, f1, f2, f3, f4, f5, f6, f7, f8, f9, wake_off, bit) \ { \ .name = "gpio" #id, \ .pins = gpio##id##_pins, \ .npins = (unsigned int)ARRAY_SIZE(gpio##id##_pins), \ .funcs = (int[]){ \ msm_mux_gpio, /* gpio mode */ \ msm_mux_##f1, \ msm_mux_##f2, \ msm_mux_##f3, \ msm_mux_##f4, \ msm_mux_##f5, \ msm_mux_##f6, \ msm_mux_##f7, \ msm_mux_##f8, \ msm_mux_##f9 \ }, \ .nfuncs = 10, \ .ctl_reg = base + REG_SIZE * id, \ .io_reg = base + 0x4 + REG_SIZE * id, \ .intr_cfg_reg = base + 0x8 + REG_SIZE * id, \ .intr_status_reg = base + 0xc + REG_SIZE * id, \ .intr_target_reg = base + 0x8 + REG_SIZE * id, \ .mux_bit = 2, \ .pull_bit = 0, \ .drv_bit = 6, \ .egpio_enable = 12, \ .egpio_present = 11, \ .oe_bit = 9, \ .in_bit = 0, \ .out_bit = 1, \ .intr_enable_bit = 0, \ .intr_status_bit = 0, \ .intr_target_bit = 5, \ .intr_target_kpss_val = 3, \ .intr_raw_status_bit = 4, \ .intr_polarity_bit = 1, \ .intr_detection_bit = 2, \ .intr_detection_width = 2, \ .wake_reg = base + wake_off, \ .wake_bit = bit, \ } #define SDC_QDSD_PINGROUP(pg_name, ctl, pull, drv) \ { \ .name = #pg_name, \ .pins = pg_name##_pins, \ .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \ .ctl_reg = ctl, \ .io_reg = 0, \ .intr_cfg_reg = 0, \ .intr_status_reg = 0, \ .intr_target_reg = 0, \ .mux_bit = -1, \ .pull_bit = pull, \ .drv_bit = drv, \ .oe_bit = -1, \ .in_bit = -1, \ .out_bit = -1, \ .intr_enable_bit = -1, \ .intr_status_bit = -1, \ .intr_target_bit = -1, \ .intr_raw_status_bit = -1, \ .intr_polarity_bit = -1, \ .intr_detection_bit = -1, \ .intr_detection_width = -1, \ } #define UFS_RESET(pg_name, offset) \ { \ .name = #pg_name, \ .pins = pg_name##_pins, \ .npins = (unsigned int)ARRAY_SIZE(pg_name##_pins), \ .ctl_reg = offset, \ .io_reg = offset + 0x4, \ .intr_cfg_reg = 0, \ .intr_status_reg = 0, \ .intr_target_reg = 0, \ .mux_bit = -1, \ .pull_bit = 3, \ .drv_bit = 0, \ .oe_bit = -1, \ .in_bit = -1, \ .out_bit = 0, \ .intr_enable_bit = -1, \ .intr_status_bit = -1, \ .intr_target_bit = -1, \ .intr_raw_status_bit = -1, \ .intr_polarity_bit = -1, \ .intr_detection_bit = -1, \ .intr_detection_width = -1, \ } #define QUP_I3C_0_MODE_OFFSET 0x9BB000 #define QUP_I3C_1_MODE_OFFSET 0x9BC000 #define QUP_I3C_8_MODE_OFFSET 0x5BA000 #define QUP_I3C_14_MODE_OFFSET 0x5BB000 #define QUP_I3C(qup_mode, qup_offset) \ { \ .mode = qup_mode, \ .offset = qup_offset, \ } static const struct pinctrl_pin_desc kona_pins[] = { PINCTRL_PIN(0, "GPIO_0"), PINCTRL_PIN(1, "GPIO_1"), PINCTRL_PIN(2, "GPIO_2"), PINCTRL_PIN(3, "GPIO_3"), PINCTRL_PIN(4, "GPIO_4"), PINCTRL_PIN(5, "GPIO_5"), PINCTRL_PIN(6, "GPIO_6"), PINCTRL_PIN(7, "GPIO_7"), PINCTRL_PIN(8, "GPIO_8"), PINCTRL_PIN(9, "GPIO_9"), PINCTRL_PIN(10, "GPIO_10"), PINCTRL_PIN(11, "GPIO_11"), PINCTRL_PIN(12, "GPIO_12"), PINCTRL_PIN(13, "GPIO_13"), PINCTRL_PIN(14, "GPIO_14"), PINCTRL_PIN(15, "GPIO_15"), PINCTRL_PIN(16, "GPIO_16"), PINCTRL_PIN(17, "GPIO_17"), PINCTRL_PIN(18, "GPIO_18"), PINCTRL_PIN(19, "GPIO_19"), PINCTRL_PIN(20, "GPIO_20"), PINCTRL_PIN(21, "GPIO_21"), PINCTRL_PIN(22, "GPIO_22"), PINCTRL_PIN(23, "GPIO_23"), PINCTRL_PIN(24, "GPIO_24"), PINCTRL_PIN(25, "GPIO_25"), PINCTRL_PIN(26, "GPIO_26"), PINCTRL_PIN(27, "GPIO_27"), PINCTRL_PIN(28, "GPIO_28"), PINCTRL_PIN(29, "GPIO_29"), PINCTRL_PIN(30, "GPIO_30"), PINCTRL_PIN(31, "GPIO_31"), PINCTRL_PIN(32, "GPIO_32"), PINCTRL_PIN(33, "GPIO_33"), PINCTRL_PIN(34, "GPIO_34"), PINCTRL_PIN(35, "GPIO_35"), PINCTRL_PIN(36, "GPIO_36"), PINCTRL_PIN(37, "GPIO_37"), PINCTRL_PIN(38, "GPIO_38"), PINCTRL_PIN(39, "GPIO_39"), PINCTRL_PIN(40, "GPIO_40"), PINCTRL_PIN(41, "GPIO_41"), PINCTRL_PIN(42, "GPIO_42"), PINCTRL_PIN(43, "GPIO_43"), PINCTRL_PIN(44, "GPIO_44"), PINCTRL_PIN(45, "GPIO_45"), PINCTRL_PIN(46, "GPIO_46"), PINCTRL_PIN(47, "GPIO_47"), PINCTRL_PIN(48, "GPIO_48"), PINCTRL_PIN(49, "GPIO_49"), PINCTRL_PIN(50, "GPIO_50"), PINCTRL_PIN(51, "GPIO_51"), PINCTRL_PIN(52, "GPIO_52"), PINCTRL_PIN(53, "GPIO_53"), PINCTRL_PIN(54, "GPIO_54"), PINCTRL_PIN(55, "GPIO_55"), PINCTRL_PIN(56, "GPIO_56"), PINCTRL_PIN(57, "GPIO_57"), PINCTRL_PIN(58, "GPIO_58"), PINCTRL_PIN(59, "GPIO_59"), PINCTRL_PIN(60, "GPIO_60"), PINCTRL_PIN(61, "GPIO_61"), PINCTRL_PIN(62, "GPIO_62"), PINCTRL_PIN(63, "GPIO_63"), PINCTRL_PIN(64, "GPIO_64"), PINCTRL_PIN(65, "GPIO_65"), PINCTRL_PIN(66, "GPIO_66"), PINCTRL_PIN(67, "GPIO_67"), PINCTRL_PIN(68, "GPIO_68"), PINCTRL_PIN(69, "GPIO_69"), PINCTRL_PIN(70, "GPIO_70"), PINCTRL_PIN(71, "GPIO_71"), PINCTRL_PIN(72, "GPIO_72"), PINCTRL_PIN(73, "GPIO_73"), PINCTRL_PIN(74, "GPIO_74"), PINCTRL_PIN(75, "GPIO_75"), PINCTRL_PIN(76, "GPIO_76"), PINCTRL_PIN(77, "GPIO_77"), PINCTRL_PIN(78, "GPIO_78"), PINCTRL_PIN(79, "GPIO_79"), PINCTRL_PIN(80, "GPIO_80"), PINCTRL_PIN(81, "GPIO_81"), PINCTRL_PIN(82, "GPIO_82"), PINCTRL_PIN(83, "GPIO_83"), PINCTRL_PIN(84, "GPIO_84"), PINCTRL_PIN(85, "GPIO_85"), PINCTRL_PIN(86, "GPIO_86"), PINCTRL_PIN(87, "GPIO_87"), PINCTRL_PIN(88, "GPIO_88"), PINCTRL_PIN(89, "GPIO_89"), PINCTRL_PIN(90, "GPIO_90"), PINCTRL_PIN(91, "GPIO_91"), PINCTRL_PIN(92, "GPIO_92"), PINCTRL_PIN(93, "GPIO_93"), PINCTRL_PIN(94, "GPIO_94"), PINCTRL_PIN(95, "GPIO_95"), PINCTRL_PIN(96, "GPIO_96"), PINCTRL_PIN(97, "GPIO_97"), PINCTRL_PIN(98, "GPIO_98"), PINCTRL_PIN(99, "GPIO_99"), PINCTRL_PIN(100, "GPIO_100"), PINCTRL_PIN(101, "GPIO_101"), PINCTRL_PIN(102, "GPIO_102"), PINCTRL_PIN(103, "GPIO_103"), PINCTRL_PIN(104, "GPIO_104"), PINCTRL_PIN(105, "GPIO_105"), PINCTRL_PIN(106, "GPIO_106"), PINCTRL_PIN(107, "GPIO_107"), PINCTRL_PIN(108, "GPIO_108"), PINCTRL_PIN(109, "GPIO_109"), PINCTRL_PIN(110, "GPIO_110"), PINCTRL_PIN(111, "GPIO_111"), PINCTRL_PIN(112, "GPIO_112"), PINCTRL_PIN(113, "GPIO_113"), PINCTRL_PIN(114, "GPIO_114"), PINCTRL_PIN(115, "GPIO_115"), PINCTRL_PIN(116, "GPIO_116"), PINCTRL_PIN(117, "GPIO_117"), PINCTRL_PIN(118, "GPIO_118"), PINCTRL_PIN(119, "GPIO_119"), PINCTRL_PIN(120, "GPIO_120"), PINCTRL_PIN(121, "GPIO_121"), PINCTRL_PIN(122, "GPIO_122"), PINCTRL_PIN(123, "GPIO_123"), PINCTRL_PIN(124, "GPIO_124"), PINCTRL_PIN(125, "GPIO_125"), PINCTRL_PIN(126, "GPIO_126"), PINCTRL_PIN(127, "GPIO_127"), PINCTRL_PIN(128, "GPIO_128"), PINCTRL_PIN(129, "GPIO_129"), PINCTRL_PIN(130, "GPIO_130"), PINCTRL_PIN(131, "GPIO_131"), PINCTRL_PIN(132, "GPIO_132"), PINCTRL_PIN(133, "GPIO_133"), PINCTRL_PIN(134, "GPIO_134"), PINCTRL_PIN(135, "GPIO_135"), PINCTRL_PIN(136, "GPIO_136"), PINCTRL_PIN(137, "GPIO_137"), PINCTRL_PIN(138, "GPIO_138"), PINCTRL_PIN(139, "GPIO_139"), PINCTRL_PIN(140, "GPIO_140"), PINCTRL_PIN(141, "GPIO_141"), PINCTRL_PIN(142, "GPIO_142"), PINCTRL_PIN(143, "GPIO_143"), PINCTRL_PIN(144, "GPIO_144"), PINCTRL_PIN(145, "GPIO_145"), PINCTRL_PIN(146, "GPIO_146"), PINCTRL_PIN(147, "GPIO_147"), PINCTRL_PIN(148, "GPIO_148"), PINCTRL_PIN(149, "GPIO_149"), PINCTRL_PIN(150, "GPIO_150"), PINCTRL_PIN(151, "GPIO_151"), PINCTRL_PIN(152, "GPIO_152"), PINCTRL_PIN(153, "GPIO_153"), PINCTRL_PIN(154, "GPIO_154"), PINCTRL_PIN(155, "GPIO_155"), PINCTRL_PIN(156, "GPIO_156"), PINCTRL_PIN(157, "GPIO_157"), PINCTRL_PIN(158, "GPIO_158"), PINCTRL_PIN(159, "GPIO_159"), PINCTRL_PIN(160, "GPIO_160"), PINCTRL_PIN(161, "GPIO_161"), PINCTRL_PIN(162, "GPIO_162"), PINCTRL_PIN(163, "GPIO_163"), PINCTRL_PIN(164, "GPIO_164"), PINCTRL_PIN(165, "GPIO_165"), PINCTRL_PIN(166, "GPIO_166"), PINCTRL_PIN(167, "GPIO_167"), PINCTRL_PIN(168, "GPIO_168"), PINCTRL_PIN(169, "GPIO_169"), PINCTRL_PIN(170, "GPIO_170"), PINCTRL_PIN(171, "GPIO_171"), PINCTRL_PIN(172, "GPIO_172"), PINCTRL_PIN(173, "GPIO_173"), PINCTRL_PIN(174, "GPIO_174"), PINCTRL_PIN(175, "GPIO_175"), PINCTRL_PIN(176, "GPIO_176"), PINCTRL_PIN(177, "GPIO_177"), PINCTRL_PIN(178, "GPIO_178"), PINCTRL_PIN(179, "GPIO_179"), PINCTRL_PIN(180, "UFS_RESET"), PINCTRL_PIN(181, "SDC2_CLK"), PINCTRL_PIN(182, "SDC2_CMD"), PINCTRL_PIN(183, "SDC2_DATA"), }; #define DECLARE_MSM_GPIO_PINS(pin) \ static const unsigned int gpio##pin##_pins[] = { pin } DECLARE_MSM_GPIO_PINS(0); DECLARE_MSM_GPIO_PINS(1); DECLARE_MSM_GPIO_PINS(2); DECLARE_MSM_GPIO_PINS(3); DECLARE_MSM_GPIO_PINS(4); DECLARE_MSM_GPIO_PINS(5); DECLARE_MSM_GPIO_PINS(6); DECLARE_MSM_GPIO_PINS(7); DECLARE_MSM_GPIO_PINS(8); DECLARE_MSM_GPIO_PINS(9); DECLARE_MSM_GPIO_PINS(10); DECLARE_MSM_GPIO_PINS(11); DECLARE_MSM_GPIO_PINS(12); DECLARE_MSM_GPIO_PINS(13); DECLARE_MSM_GPIO_PINS(14); DECLARE_MSM_GPIO_PINS(15); DECLARE_MSM_GPIO_PINS(16); DECLARE_MSM_GPIO_PINS(17); DECLARE_MSM_GPIO_PINS(18); DECLARE_MSM_GPIO_PINS(19); DECLARE_MSM_GPIO_PINS(20); DECLARE_MSM_GPIO_PINS(21); DECLARE_MSM_GPIO_PINS(22); DECLARE_MSM_GPIO_PINS(23); DECLARE_MSM_GPIO_PINS(24); DECLARE_MSM_GPIO_PINS(25); DECLARE_MSM_GPIO_PINS(26); DECLARE_MSM_GPIO_PINS(27); DECLARE_MSM_GPIO_PINS(28); DECLARE_MSM_GPIO_PINS(29); DECLARE_MSM_GPIO_PINS(30); DECLARE_MSM_GPIO_PINS(31); DECLARE_MSM_GPIO_PINS(32); DECLARE_MSM_GPIO_PINS(33); DECLARE_MSM_GPIO_PINS(34); DECLARE_MSM_GPIO_PINS(35); DECLARE_MSM_GPIO_PINS(36); DECLARE_MSM_GPIO_PINS(37); DECLARE_MSM_GPIO_PINS(38); DECLARE_MSM_GPIO_PINS(39); DECLARE_MSM_GPIO_PINS(40); DECLARE_MSM_GPIO_PINS(41); DECLARE_MSM_GPIO_PINS(42); DECLARE_MSM_GPIO_PINS(43); DECLARE_MSM_GPIO_PINS(44); DECLARE_MSM_GPIO_PINS(45); DECLARE_MSM_GPIO_PINS(46); DECLARE_MSM_GPIO_PINS(47); DECLARE_MSM_GPIO_PINS(48); DECLARE_MSM_GPIO_PINS(49); DECLARE_MSM_GPIO_PINS(50); DECLARE_MSM_GPIO_PINS(51); DECLARE_MSM_GPIO_PINS(52); DECLARE_MSM_GPIO_PINS(53); DECLARE_MSM_GPIO_PINS(54); DECLARE_MSM_GPIO_PINS(55); DECLARE_MSM_GPIO_PINS(56); DECLARE_MSM_GPIO_PINS(57); DECLARE_MSM_GPIO_PINS(58); DECLARE_MSM_GPIO_PINS(59); DECLARE_MSM_GPIO_PINS(60); DECLARE_MSM_GPIO_PINS(61); DECLARE_MSM_GPIO_PINS(62); DECLARE_MSM_GPIO_PINS(63); DECLARE_MSM_GPIO_PINS(64); DECLARE_MSM_GPIO_PINS(65); DECLARE_MSM_GPIO_PINS(66); DECLARE_MSM_GPIO_PINS(67); DECLARE_MSM_GPIO_PINS(68); DECLARE_MSM_GPIO_PINS(69); DECLARE_MSM_GPIO_PINS(70); DECLARE_MSM_GPIO_PINS(71); DECLARE_MSM_GPIO_PINS(72); DECLARE_MSM_GPIO_PINS(73); DECLARE_MSM_GPIO_PINS(74); DECLARE_MSM_GPIO_PINS(75); DECLARE_MSM_GPIO_PINS(76); DECLARE_MSM_GPIO_PINS(77); DECLARE_MSM_GPIO_PINS(78); DECLARE_MSM_GPIO_PINS(79); DECLARE_MSM_GPIO_PINS(80); DECLARE_MSM_GPIO_PINS(81); DECLARE_MSM_GPIO_PINS(82); DECLARE_MSM_GPIO_PINS(83); DECLARE_MSM_GPIO_PINS(84); DECLARE_MSM_GPIO_PINS(85); DECLARE_MSM_GPIO_PINS(86); DECLARE_MSM_GPIO_PINS(87); DECLARE_MSM_GPIO_PINS(88); DECLARE_MSM_GPIO_PINS(89); DECLARE_MSM_GPIO_PINS(90); DECLARE_MSM_GPIO_PINS(91); DECLARE_MSM_GPIO_PINS(92); DECLARE_MSM_GPIO_PINS(93); DECLARE_MSM_GPIO_PINS(94); DECLARE_MSM_GPIO_PINS(95); DECLARE_MSM_GPIO_PINS(96); DECLARE_MSM_GPIO_PINS(97); DECLARE_MSM_GPIO_PINS(98); DECLARE_MSM_GPIO_PINS(99); DECLARE_MSM_GPIO_PINS(100); DECLARE_MSM_GPIO_PINS(101); DECLARE_MSM_GPIO_PINS(102); DECLARE_MSM_GPIO_PINS(103); DECLARE_MSM_GPIO_PINS(104); DECLARE_MSM_GPIO_PINS(105); DECLARE_MSM_GPIO_PINS(106); DECLARE_MSM_GPIO_PINS(107); DECLARE_MSM_GPIO_PINS(108); DECLARE_MSM_GPIO_PINS(109); DECLARE_MSM_GPIO_PINS(110); DECLARE_MSM_GPIO_PINS(111); DECLARE_MSM_GPIO_PINS(112); DECLARE_MSM_GPIO_PINS(113); DECLARE_MSM_GPIO_PINS(114); DECLARE_MSM_GPIO_PINS(115); DECLARE_MSM_GPIO_PINS(116); DECLARE_MSM_GPIO_PINS(117); DECLARE_MSM_GPIO_PINS(118); DECLARE_MSM_GPIO_PINS(119); DECLARE_MSM_GPIO_PINS(120); DECLARE_MSM_GPIO_PINS(121); DECLARE_MSM_GPIO_PINS(122); DECLARE_MSM_GPIO_PINS(123); DECLARE_MSM_GPIO_PINS(124); DECLARE_MSM_GPIO_PINS(125); DECLARE_MSM_GPIO_PINS(126); DECLARE_MSM_GPIO_PINS(127); DECLARE_MSM_GPIO_PINS(128); DECLARE_MSM_GPIO_PINS(129); DECLARE_MSM_GPIO_PINS(130); DECLARE_MSM_GPIO_PINS(131); DECLARE_MSM_GPIO_PINS(132); DECLARE_MSM_GPIO_PINS(133); DECLARE_MSM_GPIO_PINS(134); DECLARE_MSM_GPIO_PINS(135); DECLARE_MSM_GPIO_PINS(136); DECLARE_MSM_GPIO_PINS(137); DECLARE_MSM_GPIO_PINS(138); DECLARE_MSM_GPIO_PINS(139); DECLARE_MSM_GPIO_PINS(140); DECLARE_MSM_GPIO_PINS(141); DECLARE_MSM_GPIO_PINS(142); DECLARE_MSM_GPIO_PINS(143); DECLARE_MSM_GPIO_PINS(144); DECLARE_MSM_GPIO_PINS(145); DECLARE_MSM_GPIO_PINS(146); DECLARE_MSM_GPIO_PINS(147); DECLARE_MSM_GPIO_PINS(148); DECLARE_MSM_GPIO_PINS(149); DECLARE_MSM_GPIO_PINS(150); DECLARE_MSM_GPIO_PINS(151); DECLARE_MSM_GPIO_PINS(152); DECLARE_MSM_GPIO_PINS(153); DECLARE_MSM_GPIO_PINS(154); DECLARE_MSM_GPIO_PINS(155); DECLARE_MSM_GPIO_PINS(156); DECLARE_MSM_GPIO_PINS(157); DECLARE_MSM_GPIO_PINS(158); DECLARE_MSM_GPIO_PINS(159); DECLARE_MSM_GPIO_PINS(160); DECLARE_MSM_GPIO_PINS(161); DECLARE_MSM_GPIO_PINS(162); DECLARE_MSM_GPIO_PINS(163); DECLARE_MSM_GPIO_PINS(164); DECLARE_MSM_GPIO_PINS(165); DECLARE_MSM_GPIO_PINS(166); DECLARE_MSM_GPIO_PINS(167); DECLARE_MSM_GPIO_PINS(168); DECLARE_MSM_GPIO_PINS(169); DECLARE_MSM_GPIO_PINS(170); DECLARE_MSM_GPIO_PINS(171); DECLARE_MSM_GPIO_PINS(172); DECLARE_MSM_GPIO_PINS(173); DECLARE_MSM_GPIO_PINS(174); DECLARE_MSM_GPIO_PINS(175); DECLARE_MSM_GPIO_PINS(176); DECLARE_MSM_GPIO_PINS(177); DECLARE_MSM_GPIO_PINS(178); DECLARE_MSM_GPIO_PINS(179); static const unsigned int ufs_reset_pins[] = { 180 }; static const unsigned int sdc2_clk_pins[] = { 181 }; static const unsigned int sdc2_cmd_pins[] = { 182 }; static const unsigned int sdc2_data_pins[] = { 183 }; enum kona_functions { msm_mux_tsif1_data, msm_mux_sdc41, msm_mux_tsif1_sync, msm_mux_sdc40, msm_mux_aoss_cti, msm_mux_phase_flag18, msm_mux_sd_write, msm_mux_phase_flag17, msm_mux_pci_e0, msm_mux_phase_flag16, msm_mux_phase_flag15, msm_mux_phase_flag14, msm_mux_pci_e1, msm_mux_phase_flag13, msm_mux_phase_flag12, msm_mux_phase_flag11, msm_mux_pci_e2, msm_mux_tgu_ch0, msm_mux_atest_char1, msm_mux_tgu_ch3, msm_mux_atest_char2, msm_mux_atest_char3, msm_mux_atest_char, msm_mux_atest_char0, msm_mux_tsif1_error, msm_mux_tgu_ch1, msm_mux_tsif0_error, msm_mux_tgu_ch2, msm_mux_cam_mclk, msm_mux_ddr_bist, msm_mux_qdss_gpio0, msm_mux_qdss_gpio1, msm_mux_pll_bypassnl, msm_mux_qdss_gpio2, msm_mux_pll_reset, msm_mux_qdss_gpio3, msm_mux_qdss_gpio4, msm_mux_qdss_gpio5, msm_mux_qdss_gpio6, msm_mux_cci_i2c, msm_mux_qdss_gpio7, msm_mux_qdss_gpio8, msm_mux_phase_flag10, msm_mux_qdss_gpio, msm_mux_phase_flag9, msm_mux_qdss_gpio9, msm_mux_gcc_gp1, msm_mux_qdss_gpio10, msm_mux_gcc_gp2, msm_mux_qdss_gpio11, msm_mux_gcc_gp3, msm_mux_qdss_gpio12, msm_mux_cci_timer0, msm_mux_qdss_gpio13, msm_mux_cci_timer1, msm_mux_qdss_gpio14, msm_mux_cci_timer2, msm_mux_qdss_gpio15, msm_mux_cci_timer3, msm_mux_cci_async, msm_mux_cci_timer4, msm_mux_qup2, msm_mux_phase_flag8, msm_mux_phase_flag7, msm_mux_phase_flag6, msm_mux_phase_flag5, msm_mux_qup3, msm_mux_phase_flag4, msm_mux_phase_flag3, msm_mux_phase_flag2, msm_mux_tsense_pwm1, msm_mux_tsense_pwm2, msm_mux_phase_flag1, msm_mux_qup9, msm_mux_phase_flag0, msm_mux_qup10, msm_mux_mi2s2_sck, msm_mux_mi2s2_data0, msm_mux_mi2s2_ws, msm_mux_pri_mi2s, msm_mux_sec_mi2s, msm_mux_audio_ref, msm_mux_mi2s2_data1, msm_mux_mi2s0_sck, msm_mux_mi2s0_data0, msm_mux_mi2s0_data1, msm_mux_mi2s0_ws, msm_mux_lpass_slimbus, msm_mux_mi2s1_sck, msm_mux_mi2s1_data0, msm_mux_mi2s1_data1, msm_mux_mi2s1_ws, msm_mux_cri_trng0, msm_mux_cri_trng1, msm_mux_cri_trng, msm_mux_sp_cmu, msm_mux_prng_rosc, msm_mux_qup19, msm_mux_gpio, msm_mux_qdss_cti, msm_mux_qup1, msm_mux_ibi_i3c, msm_mux_qup_l4, msm_mux_qup_l5, msm_mux_qup4, msm_mux_qup5, msm_mux_qup6, msm_mux_qup7, msm_mux_qup8, msm_mux_atest_usb13, msm_mux_atest_usb12, msm_mux_atest_usb11, msm_mux_atest_usb10, msm_mux_qup0, msm_mux_qup12, msm_mux_atest_usb03, msm_mux_atest_usb02, msm_mux_atest_usb01, msm_mux_atest_usb00, msm_mux_qup13, msm_mux_atest_usb1, msm_mux_atest_usb0, msm_mux_qup14, msm_mux_ddr_pxi3, msm_mux_ddr_pxi1, msm_mux_vsense_trigger, msm_mux_qup15, msm_mux_dbg_out, msm_mux_phase_flag31, msm_mux_phase_flag30, msm_mux_phase_flag29, msm_mux_qup16, msm_mux_phase_flag28, msm_mux_phase_flag27, msm_mux_phase_flag26, msm_mux_phase_flag25, msm_mux_qup17, msm_mux_ddr_pxi0, msm_mux_jitter_bist, msm_mux_pll_bist, msm_mux_ddr_pxi2, msm_mux_qup18, msm_mux_qup11, msm_mux_usb2phy_ac, msm_mux_qup_l6, msm_mux_usb_phy, msm_mux_pll_clk, msm_mux_mdp_vsync, msm_mux_dp_lcd, msm_mux_dp_hot, msm_mux_qspi_cs, msm_mux_tsif0_clk, msm_mux_phase_flag24, msm_mux_qspi0, msm_mux_tsif0_en, msm_mux_mdp_vsync0, msm_mux_mdp_vsync1, msm_mux_mdp_vsync2, msm_mux_mdp_vsync3, msm_mux_phase_flag23, msm_mux_qspi1, msm_mux_tsif0_data, msm_mux_sdc4_cmd, msm_mux_phase_flag22, msm_mux_qspi2, msm_mux_tsif0_sync, msm_mux_sdc43, msm_mux_phase_flag21, msm_mux_qspi_clk, msm_mux_tsif1_clk, msm_mux_sdc4_clk, msm_mux_phase_flag20, msm_mux_qspi3, msm_mux_tsif1_en, msm_mux_sdc42, msm_mux_phase_flag19, msm_mux_NA, }; static const char * const tsif1_data_groups[] = { "gpio75", }; static const char * const sdc41_groups[] = { "gpio75", }; static const char * const tsif1_sync_groups[] = { "gpio76", }; static const char * const sdc40_groups[] = { "gpio76", }; static const char * const aoss_cti_groups[] = { "gpio77", }; static const char * const phase_flag18_groups[] = { "gpio77", }; static const char * const sd_write_groups[] = { "gpio78", }; static const char * const phase_flag17_groups[] = { "gpio78", }; static const char * const pci_e0_groups[] = { "gpio79", "gpio80", }; static const char * const phase_flag16_groups[] = { "gpio79", }; static const char * const phase_flag15_groups[] = { "gpio80", }; static const char * const phase_flag14_groups[] = { "gpio81", }; static const char * const pci_e1_groups[] = { "gpio82", "gpio83", }; static const char * const phase_flag13_groups[] = { "gpio82", }; static const char * const phase_flag12_groups[] = { "gpio83", }; static const char * const phase_flag11_groups[] = { "gpio84", }; static const char * const pci_e2_groups[] = { "gpio85", "gpio86", }; static const char * const tgu_ch0_groups[] = { "gpio85", }; static const char * const atest_char1_groups[] = { "gpio85", }; static const char * const tgu_ch3_groups[] = { "gpio86", }; static const char * const atest_char2_groups[] = { "gpio86", }; static const char * const atest_char3_groups[] = { "gpio87", }; static const char * const atest_char_groups[] = { "gpio88", }; static const char * const atest_char0_groups[] = { "gpio89", }; static const char * const tsif1_error_groups[] = { "gpio90", }; static const char * const tgu_ch1_groups[] = { "gpio90", }; static const char * const tsif0_error_groups[] = { "gpio91", }; static const char * const tgu_ch2_groups[] = { "gpio91", }; static const char * const cam_mclk_groups[] = { "gpio94", "gpio95", "gpio96", "gpio97", "gpio98", "gpio99", "gpio100", }; static const char * const ddr_bist_groups[] = { "gpio94", "gpio95", "gpio143", "gpio144", }; static const char * const qdss_gpio0_groups[] = { "gpio94", "gpio160", }; static const char * const qdss_gpio1_groups[] = { "gpio95", "gpio161", }; static const char * const pll_bypassnl_groups[] = { "gpio96", }; static const char * const qdss_gpio2_groups[] = { "gpio96", "gpio162", }; static const char * const pll_reset_groups[] = { "gpio97", }; static const char * const qdss_gpio3_groups[] = { "gpio97", "gpio163", }; static const char * const qdss_gpio4_groups[] = { "gpio98", "gpio164", }; static const char * const qdss_gpio5_groups[] = { "gpio99", "gpio165", }; static const char * const qdss_gpio6_groups[] = { "gpio100", "gpio166", }; static const char * const cci_i2c_groups[] = { "gpio101", "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", "gpio108", }; static const char * const qdss_gpio7_groups[] = { "gpio101", "gpio167", }; static const char * const qdss_gpio8_groups[] = { "gpio102", "gpio170", }; static const char * const phase_flag10_groups[] = { "gpio103", }; static const char * const qdss_gpio_groups[] = { "gpio103", "gpio104", "gpio168", "gpio169", }; static const char * const phase_flag9_groups[] = { "gpio104", }; static const char * const qdss_gpio9_groups[] = { "gpio105", "gpio171", }; static const char * const gcc_gp1_groups[] = { "gpio106", "gpio136", }; static const char * const qdss_gpio10_groups[] = { "gpio106", "gpio172", }; static const char * const gcc_gp2_groups[] = { "gpio107", "gpio137", }; static const char * const qdss_gpio11_groups[] = { "gpio107", "gpio173", }; static const char * const gcc_gp3_groups[] = { "gpio108", "gpio138", }; static const char * const qdss_gpio12_groups[] = { "gpio108", "gpio174", }; static const char * const cci_timer0_groups[] = { "gpio109", }; static const char * const qdss_gpio13_groups[] = { "gpio109", "gpio175", }; static const char * const cci_timer1_groups[] = { "gpio110", }; static const char * const qdss_gpio14_groups[] = { "gpio110", "gpio176", }; static const char * const cci_timer2_groups[] = { "gpio111", }; static const char * const qdss_gpio15_groups[] = { "gpio111", "gpio177", }; static const char * const cci_timer3_groups[] = { "gpio112", }; static const char * const cci_async_groups[] = { "gpio112", "gpio113", "gpio114", }; static const char * const cci_timer4_groups[] = { "gpio113", }; static const char * const qup2_groups[] = { "gpio115", "gpio116", "gpio117", "gpio118", }; static const char * const phase_flag8_groups[] = { "gpio115", }; static const char * const phase_flag7_groups[] = { "gpio116", }; static const char * const phase_flag6_groups[] = { "gpio117", }; static const char * const phase_flag5_groups[] = { "gpio118", }; static const char * const qup3_groups[] = { "gpio119", "gpio120", "gpio121", "gpio122", }; static const char * const phase_flag4_groups[] = { "gpio119", }; static const char * const phase_flag3_groups[] = { "gpio120", }; static const char * const phase_flag2_groups[] = { "gpio122", }; static const char * const tsense_pwm1_groups[] = { "gpio123", }; static const char * const tsense_pwm2_groups[] = { "gpio123", }; static const char * const phase_flag1_groups[] = { "gpio124", }; static const char * const qup9_groups[] = { "gpio125", "gpio126", "gpio127", "gpio128", }; static const char * const phase_flag0_groups[] = { "gpio125", }; static const char * const qup10_groups[] = { "gpio129", "gpio130", "gpio131", "gpio132", }; static const char * const mi2s2_sck_groups[] = { "gpio133", }; static const char * const mi2s2_data0_groups[] = { "gpio134", }; static const char * const mi2s2_ws_groups[] = { "gpio135", }; static const char * const pri_mi2s_groups[] = { "gpio136", }; static const char * const sec_mi2s_groups[] = { "gpio137", }; static const char * const audio_ref_groups[] = { "gpio137", }; static const char * const mi2s2_data1_groups[] = { "gpio137", }; static const char * const mi2s0_sck_groups[] = { "gpio138", }; static const char * const mi2s0_data0_groups[] = { "gpio139", }; static const char * const mi2s0_data1_groups[] = { "gpio140", }; static const char * const mi2s0_ws_groups[] = { "gpio141", }; static const char * const lpass_slimbus_groups[] = { "gpio142", "gpio143", "gpio144", "gpio145", }; static const char * const mi2s1_sck_groups[] = { "gpio142", }; static const char * const mi2s1_data0_groups[] = { "gpio143", }; static const char * const mi2s1_data1_groups[] = { "gpio144", }; static const char * const mi2s1_ws_groups[] = { "gpio145", }; static const char * const cri_trng0_groups[] = { "gpio159", }; static const char * const cri_trng1_groups[] = { "gpio160", }; static const char * const cri_trng_groups[] = { "gpio161", }; static const char * const sp_cmu_groups[] = { "gpio162", }; static const char * const prng_rosc_groups[] = { "gpio163", }; static const char * const qup19_groups[] = { "gpio0", "gpio1", "gpio2", "gpio3", }; static const char * const gpio_groups[] = { "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11", "gpio12", "gpio13", "gpio14", "gpio15", "gpio16", "gpio17", "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", "gpio23", "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29", "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49", "gpio50", "gpio51", "gpio52", "gpio53", "gpio54", "gpio55", "gpio56", "gpio57", "gpio58", "gpio59", "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65", "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77", "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gpio90", "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gpio98", "gpio99", "gpio100", "gpio101", "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", "gpio108", "gpio109", "gpio110", "gpio111", "gpio112", "gpio113", "gpio114", "gpio115", "gpio116", "gpio117", "gpio118", "gpio119", "gpio120", "gpio121", "gpio122", "gpio123", "gpio124", "gpio125", "gpio126", "gpio127", "gpio128", "gpio129", "gpio130", "gpio131", "gpio132", "gpio133", "gpio134", "gpio135", "gpio136", "gpio137", "gpio138", "gpio139", "gpio140", "gpio141", "gpio142", "gpio143", "gpio144", "gpio145", "gpio146", "gpio147", "gpio148", "gpio149", "gpio150", "gpio151", "gpio152", "gpio153", "gpio154", "gpio155", "gpio156", "gpio157", "gpio158", "gpio159", "gpio160", "gpio161", "gpio162", "gpio163", "gpio164", "gpio165", "gpio166", "gpio167", "gpio168", "gpio169", "gpio170", "gpio171", "gpio172", "gpio173", "gpio174", "gpio175", "gpio176", "gpio177", "gpio178", "gpio179", }; static const char * const qdss_cti_groups[] = { "gpio0", "gpio2", "gpio2", "gpio44", "gpio45", "gpio46", "gpio92", "gpio93", }; static const char * const qup1_groups[] = { "gpio4", "gpio5", "gpio6", "gpio7", }; static const char * const ibi_i3c_groups[] = { "gpio4", "gpio5", "gpio24", "gpio25", "gpio28", "gpio29", "gpio40", "gpio41", }; static const char * const qup_l4_groups[] = { "gpio6", "gpio14", "gpio46", "gpio123", }; static const char * const qup_l5_groups[] = { "gpio7", "gpio15", "gpio47", "gpio124", }; static const char * const qup4_groups[] = { "gpio8", "gpio9", "gpio10", "gpio11", }; static const char * const qup5_groups[] = { "gpio12", "gpio13", "gpio14", "gpio15", }; static const char * const qup6_groups[] = { "gpio16", "gpio17", "gpio18", "gpio19", }; static const char * const qup7_groups[] = { "gpio20", "gpio21", "gpio22", "gpio23", }; static const char * const qup8_groups[] = { "gpio24", "gpio25", "gpio26", "gpio27", }; static const char * const atest_usb13_groups[] = { "gpio24", }; static const char * const atest_usb12_groups[] = { "gpio25", }; static const char * const atest_usb11_groups[] = { "gpio26", }; static const char * const atest_usb10_groups[] = { "gpio27", }; static const char * const qup0_groups[] = { "gpio28", "gpio29", "gpio30", "gpio31", }; static const char * const qup12_groups[] = { "gpio32", "gpio33", "gpio34", "gpio35", }; static const char * const atest_usb03_groups[] = { "gpio32", }; static const char * const atest_usb02_groups[] = { "gpio33", }; static const char * const atest_usb01_groups[] = { "gpio34", }; static const char * const atest_usb00_groups[] = { "gpio35", }; static const char * const qup13_groups[] = { "gpio36", "gpio37", "gpio38", "gpio39", }; static const char * const atest_usb1_groups[] = { "gpio36", }; static const char * const atest_usb0_groups[] = { "gpio37", }; static const char * const qup14_groups[] = { "gpio40", "gpio41", "gpio42", "gpio43", }; static const char * const ddr_pxi3_groups[] = { "gpio40", "gpio43", }; static const char * const ddr_pxi1_groups[] = { "gpio41", "gpio42", }; static const char * const vsense_trigger_groups[] = { "gpio42", }; static const char * const qup15_groups[] = { "gpio44", "gpio45", "gpio46", "gpio47", }; static const char * const dbg_out_groups[] = { "gpio44", }; static const char * const phase_flag31_groups[] = { "gpio45", }; static const char * const phase_flag30_groups[] = { "gpio46", }; static const char * const phase_flag29_groups[] = { "gpio47", }; static const char * const qup16_groups[] = { "gpio48", "gpio49", "gpio50", "gpio51", }; static const char * const phase_flag28_groups[] = { "gpio48", }; static const char * const phase_flag27_groups[] = { "gpio49", }; static const char * const phase_flag26_groups[] = { "gpio50", }; static const char * const phase_flag25_groups[] = { "gpio51", }; static const char * const qup17_groups[] = { "gpio52", "gpio53", "gpio54", "gpio55", }; static const char * const ddr_pxi0_groups[] = { "gpio52", "gpio53", }; static const char * const jitter_bist_groups[] = { "gpio54", }; static const char * const pll_bist_groups[] = { "gpio55", }; static const char * const ddr_pxi2_groups[] = { "gpio55", "gpio56", }; static const char * const qup18_groups[] = { "gpio56", "gpio57", "gpio58", "gpio59", }; static const char * const qup11_groups[] = { "gpio60", "gpio61", "gpio62", "gpio63", }; static const char * const usb2phy_ac_groups[] = { "gpio64", "gpio90", }; static const char * const qup_l6_groups[] = { "gpio64", "gpio77", "gpio92", "gpio93", }; static const char * const usb_phy_groups[] = { "gpio65", }; static const char * const pll_clk_groups[] = { "gpio65", }; static const char * const mdp_vsync_groups[] = { "gpio66", "gpio67", "gpio68", "gpio122", "gpio124", }; static const char * const dp_lcd_groups[] = { "gpio67", }; static const char * const dp_hot_groups[] = { "gpio68", }; static const char * const qspi_cs_groups[] = { "gpio69", "gpio75", }; static const char * const tsif0_clk_groups[] = { "gpio69", }; static const char * const phase_flag24_groups[] = { "gpio69", }; static const char * const qspi0_groups[] = { "gpio70", }; static const char * const tsif0_en_groups[] = { "gpio70", }; static const char * const mdp_vsync0_groups[] = { "gpio70", }; static const char * const mdp_vsync1_groups[] = { "gpio70", }; static const char * const mdp_vsync2_groups[] = { "gpio70", }; static const char * const mdp_vsync3_groups[] = { "gpio70", }; static const char * const phase_flag23_groups[] = { "gpio70", }; static const char * const qspi1_groups[] = { "gpio71", }; static const char * const tsif0_data_groups[] = { "gpio71", }; static const char * const sdc4_cmd_groups[] = { "gpio71", }; static const char * const phase_flag22_groups[] = { "gpio71", }; static const char * const qspi2_groups[] = { "gpio72", }; static const char * const tsif0_sync_groups[] = { "gpio72", }; static const char * const sdc43_groups[] = { "gpio72", }; static const char * const phase_flag21_groups[] = { "gpio72", }; static const char * const qspi_clk_groups[] = { "gpio73", }; static const char * const tsif1_clk_groups[] = { "gpio73", }; static const char * const sdc4_clk_groups[] = { "gpio73", }; static const char * const phase_flag20_groups[] = { "gpio73", }; static const char * const qspi3_groups[] = { "gpio74", }; static const char * const tsif1_en_groups[] = { "gpio74", }; static const char * const sdc42_groups[] = { "gpio74", }; static const char * const phase_flag19_groups[] = { "gpio74", }; static const struct msm_function kona_functions[] = { FUNCTION(tsif1_data), FUNCTION(sdc41), FUNCTION(tsif1_sync), FUNCTION(sdc40), FUNCTION(aoss_cti), FUNCTION(phase_flag18), FUNCTION(sd_write), FUNCTION(phase_flag17), FUNCTION(pci_e0), FUNCTION(phase_flag16), FUNCTION(phase_flag15), FUNCTION(phase_flag14), FUNCTION(pci_e1), FUNCTION(phase_flag13), FUNCTION(phase_flag12), FUNCTION(phase_flag11), FUNCTION(pci_e2), FUNCTION(tgu_ch0), FUNCTION(atest_char1), FUNCTION(tgu_ch3), FUNCTION(atest_char2), FUNCTION(atest_char3), FUNCTION(atest_char), FUNCTION(atest_char0), FUNCTION(tsif1_error), FUNCTION(tgu_ch1), FUNCTION(tsif0_error), FUNCTION(tgu_ch2), FUNCTION(cam_mclk), FUNCTION(ddr_bist), FUNCTION(qdss_gpio0), FUNCTION(qdss_gpio1), FUNCTION(pll_bypassnl), FUNCTION(qdss_gpio2), FUNCTION(pll_reset), FUNCTION(qdss_gpio3), FUNCTION(qdss_gpio4), FUNCTION(qdss_gpio5), FUNCTION(qdss_gpio6), FUNCTION(cci_i2c), FUNCTION(qdss_gpio7), FUNCTION(qdss_gpio8), FUNCTION(phase_flag10), FUNCTION(qdss_gpio), FUNCTION(phase_flag9), FUNCTION(qdss_gpio9), FUNCTION(gcc_gp1), FUNCTION(qdss_gpio10), FUNCTION(gcc_gp2), FUNCTION(qdss_gpio11), FUNCTION(gcc_gp3), FUNCTION(qdss_gpio12), FUNCTION(cci_timer0), FUNCTION(qdss_gpio13), FUNCTION(cci_timer1), FUNCTION(qdss_gpio14), FUNCTION(cci_timer2), FUNCTION(qdss_gpio15), FUNCTION(cci_timer3), FUNCTION(cci_async), FUNCTION(cci_timer4), FUNCTION(qup2), FUNCTION(phase_flag8), FUNCTION(phase_flag7), FUNCTION(phase_flag6), FUNCTION(phase_flag5), FUNCTION(qup3), FUNCTION(phase_flag4), FUNCTION(phase_flag3), FUNCTION(phase_flag2), FUNCTION(tsense_pwm1), FUNCTION(tsense_pwm2), FUNCTION(phase_flag1), FUNCTION(qup9), FUNCTION(phase_flag0), FUNCTION(qup10), FUNCTION(mi2s2_sck), FUNCTION(mi2s2_data0), FUNCTION(mi2s2_ws), FUNCTION(pri_mi2s), FUNCTION(sec_mi2s), FUNCTION(audio_ref), FUNCTION(mi2s2_data1), FUNCTION(mi2s0_sck), FUNCTION(mi2s0_data0), FUNCTION(mi2s0_data1), FUNCTION(mi2s0_ws), FUNCTION(lpass_slimbus), FUNCTION(mi2s1_sck), FUNCTION(mi2s1_data0), FUNCTION(mi2s1_data1), FUNCTION(mi2s1_ws), FUNCTION(cri_trng0), FUNCTION(cri_trng1), FUNCTION(cri_trng), FUNCTION(sp_cmu), FUNCTION(prng_rosc), FUNCTION(qup19), FUNCTION(gpio), FUNCTION(qdss_cti), FUNCTION(qup1), FUNCTION(ibi_i3c), FUNCTION(qup_l4), FUNCTION(qup_l5), FUNCTION(qup4), FUNCTION(qup5), FUNCTION(qup6), FUNCTION(qup7), FUNCTION(qup8), FUNCTION(atest_usb13), FUNCTION(atest_usb12), FUNCTION(atest_usb11), FUNCTION(atest_usb10), FUNCTION(qup0), FUNCTION(qup12), FUNCTION(atest_usb03), FUNCTION(atest_usb02), FUNCTION(atest_usb01), FUNCTION(atest_usb00), FUNCTION(qup13), FUNCTION(atest_usb1), FUNCTION(atest_usb0), FUNCTION(qup14), FUNCTION(ddr_pxi3), FUNCTION(ddr_pxi1), FUNCTION(vsense_trigger), FUNCTION(qup15), FUNCTION(dbg_out), FUNCTION(phase_flag31), FUNCTION(phase_flag30), FUNCTION(phase_flag29), FUNCTION(qup16), FUNCTION(phase_flag28), FUNCTION(phase_flag27), FUNCTION(phase_flag26), FUNCTION(phase_flag25), FUNCTION(qup17), FUNCTION(ddr_pxi0), FUNCTION(jitter_bist), FUNCTION(pll_bist), FUNCTION(ddr_pxi2), FUNCTION(qup18), FUNCTION(qup11), FUNCTION(usb2phy_ac), FUNCTION(qup_l6), FUNCTION(usb_phy), FUNCTION(pll_clk), FUNCTION(mdp_vsync), FUNCTION(dp_lcd), FUNCTION(dp_hot), FUNCTION(qspi_cs), FUNCTION(tsif0_clk), FUNCTION(phase_flag24), FUNCTION(qspi0), FUNCTION(tsif0_en), FUNCTION(mdp_vsync0), FUNCTION(mdp_vsync1), FUNCTION(mdp_vsync2), FUNCTION(mdp_vsync3), FUNCTION(phase_flag23), FUNCTION(qspi1), FUNCTION(tsif0_data), FUNCTION(sdc4_cmd), FUNCTION(phase_flag22), FUNCTION(qspi2), FUNCTION(tsif0_sync), FUNCTION(sdc43), FUNCTION(phase_flag21), FUNCTION(qspi_clk), FUNCTION(tsif1_clk), FUNCTION(sdc4_clk), FUNCTION(phase_flag20), FUNCTION(qspi3), FUNCTION(tsif1_en), FUNCTION(sdc42), FUNCTION(phase_flag19), }; /* Every pin is maintained as a single group, and missing or non-existing pin * would be maintained as dummy group to synchronize pin group index with * pin descriptor registered with pinctrl core. * Clients would not be able to request these dummy pin groups. */ static const struct msm_pingroup kona_groups[] = { [0] = PINGROUP(0, SOUTH, qup19, qdss_cti, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 0), [1] = PINGROUP(1, SOUTH, qup19, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 1), [2] = PINGROUP(2, SOUTH, qup19, qdss_cti, qdss_cti, NA, NA, NA, NA, NA, NA, 0xB4000, 2), [3] = PINGROUP(3, SOUTH, qup19, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 3), [4] = PINGROUP(4, NORTH, qup1, ibi_i3c, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 3), [5] = PINGROUP(5, NORTH, qup1, ibi_i3c, NA, NA, NA, NA, NA, NA, NA, 0, -1), [6] = PINGROUP(6, NORTH, qup1, qup_l4, NA, NA, NA, NA, NA, NA, NA, 0, -1), [7] = PINGROUP(7, NORTH, qup1, qup_l5, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 4), [8] = PINGROUP(8, NORTH, qup4, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [9] = PINGROUP(9, NORTH, qup4, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [10] = PINGROUP(10, NORTH, qup4, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [11] = PINGROUP(11, NORTH, qup4, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 5), [12] = PINGROUP(12, NORTH, qup5, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [13] = PINGROUP(13, NORTH, qup5, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [14] = PINGROUP(14, NORTH, qup5, qup_l4, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 6), [15] = PINGROUP(15, NORTH, qup5, qup_l5, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 7), [16] = PINGROUP(16, NORTH, qup6, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [17] = PINGROUP(17, NORTH, qup6, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [18] = PINGROUP(18, NORTH, qup6, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [19] = PINGROUP(19, NORTH, qup6, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 8), [20] = PINGROUP(20, NORTH, qup7, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [21] = PINGROUP(21, NORTH, qup7, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [22] = PINGROUP(22, NORTH, qup7, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [23] = PINGROUP(23, NORTH, qup7, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 9), [24] = PINGROUP(24, SOUTH, qup8, ibi_i3c, atest_usb13, NA, NA, NA, NA, NA, NA, 0xB4000, 4), [25] = PINGROUP(25, SOUTH, qup8, ibi_i3c, atest_usb12, NA, NA, NA, NA, NA, NA, 0, -1), [26] = PINGROUP(26, SOUTH, qup8, atest_usb11, NA, NA, NA, NA, NA, NA, NA, 0, -1), [27] = PINGROUP(27, SOUTH, qup8, atest_usb10, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 5), [28] = PINGROUP(28, NORTH, qup0, ibi_i3c, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 10), [29] = PINGROUP(29, NORTH, qup0, ibi_i3c, NA, NA, NA, NA, NA, NA, NA, 0, -1), [30] = PINGROUP(30, NORTH, qup0, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [31] = PINGROUP(31, NORTH, qup0, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 11), [32] = PINGROUP(32, SOUTH, qup12, NA, atest_usb03, NA, NA, NA, NA, NA, NA, 0, -1), [33] = PINGROUP(33, SOUTH, qup12, atest_usb02, NA, NA, NA, NA, NA, NA, NA, 0, -1), [34] = PINGROUP(34, SOUTH, qup12, atest_usb01, NA, NA, NA, NA, NA, NA, NA, 0, -1), [35] = PINGROUP(35, SOUTH, qup12, atest_usb00, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 6), [36] = PINGROUP(36, SOUTH, qup13, atest_usb1, NA, NA, NA, NA, NA, NA, NA, 0, -1), [37] = PINGROUP(37, SOUTH, qup13, atest_usb0, NA, NA, NA, NA, NA, NA, NA, 0, -1), [38] = PINGROUP(38, SOUTH, qup13, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [39] = PINGROUP(39, SOUTH, qup13, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 7), [40] = PINGROUP(40, SOUTH, qup14, ibi_i3c, NA, ddr_pxi3, NA, NA, NA, NA, NA, 0xB4000, 8), [41] = PINGROUP(41, SOUTH, qup14, ibi_i3c, NA, ddr_pxi1, NA, NA, NA, NA, NA, 0, -1), [42] = PINGROUP(42, SOUTH, qup14, vsense_trigger, ddr_pxi1, NA, NA, NA, NA, NA, NA, 0, -1), [43] = PINGROUP(43, SOUTH, qup14, ddr_pxi3, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 9), [44] = PINGROUP(44, SOUTH, qup15, qdss_cti, dbg_out, NA, NA, NA, NA, NA, NA, 0, -1), [45] = PINGROUP(45, SOUTH, qup15, qdss_cti, phase_flag31, NA, NA, NA, NA, NA, NA, 0xB4000, 10), [46] = PINGROUP(46, SOUTH, qup15, qup_l4, qdss_cti, phase_flag30, NA, NA, NA, NA, NA, 0, -1), [47] = PINGROUP(47, SOUTH, qup15, qup_l5, phase_flag29, NA, NA, NA, NA, NA, NA, 0xB4000, 11), [48] = PINGROUP(48, SOUTH, qup16, phase_flag28, NA, NA, NA, NA, NA, NA, NA, 0, -1), [49] = PINGROUP(49, SOUTH, qup16, phase_flag27, NA, NA, NA, NA, NA, NA, NA, 0, -1), [50] = PINGROUP(50, SOUTH, qup16, phase_flag26, NA, NA, NA, NA, NA, NA, NA, 0, -1), [51] = PINGROUP(51, SOUTH, qup16, phase_flag25, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 12), [52] = PINGROUP(52, SOUTH, qup17, ddr_pxi0, NA, NA, NA, NA, NA, NA, NA, 0, -1), [53] = PINGROUP(53, SOUTH, qup17, ddr_pxi0, NA, NA, NA, NA, NA, NA, NA, 0, -1), [54] = PINGROUP(54, SOUTH, qup17, jitter_bist, NA, NA, NA, NA, NA, NA, NA, 0, -1), [55] = PINGROUP(55, SOUTH, qup17, pll_bist, ddr_pxi2, NA, NA, NA, NA, NA, NA, 0xB4000, 13), [56] = PINGROUP(56, SOUTH, qup18, ddr_pxi2, NA, NA, NA, NA, NA, NA, NA, 0, -1), [57] = PINGROUP(57, SOUTH, qup18, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [58] = PINGROUP(58, SOUTH, qup18, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [59] = PINGROUP(59, SOUTH, qup18, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 14), [60] = PINGROUP(60, SOUTH, qup11, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [61] = PINGROUP(61, SOUTH, qup11, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [62] = PINGROUP(62, SOUTH, qup11, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [63] = PINGROUP(63, SOUTH, qup11, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 15), [64] = PINGROUP(64, SOUTH, usb2phy_ac, qup_l6, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 16), [65] = PINGROUP(65, SOUTH, usb_phy, pll_clk, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 17), [66] = PINGROUP(66, NORTH, mdp_vsync, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 12), [67] = PINGROUP(67, NORTH, mdp_vsync, dp_lcd, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 13), [68] = PINGROUP(68, NORTH, mdp_vsync, dp_hot, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 14), [69] = PINGROUP(69, SOUTH, qspi_cs, tsif0_clk, phase_flag24, NA, NA, NA, NA, NA, NA, 0, -1), [70] = PINGROUP(70, SOUTH, qspi0, tsif0_en, mdp_vsync0, mdp_vsync1, mdp_vsync2, mdp_vsync3, phase_flag23, NA, NA, 0xB4000, 18), [71] = PINGROUP(71, SOUTH, qspi1, tsif0_data, sdc4_cmd, phase_flag22, NA, NA, NA, NA, NA, 0, -1), [72] = PINGROUP(72, SOUTH, qspi2, tsif0_sync, sdc43, phase_flag21, NA, NA, NA, NA, NA, 0, -1), [73] = PINGROUP(73, SOUTH, qspi_clk, tsif1_clk, sdc4_clk, phase_flag20, NA, NA, NA, NA, NA, 0, -1), [74] = PINGROUP(74, SOUTH, qspi3, tsif1_en, sdc42, phase_flag19, NA, NA, NA, NA, NA, 0, -1), [75] = PINGROUP(75, SOUTH, qspi_cs, tsif1_data, sdc41, NA, NA, NA, NA, NA, NA, 0, -1), [76] = PINGROUP(76, SOUTH, tsif1_sync, sdc40, NA, NA, NA, NA, NA, NA, NA, 0, -1), [77] = PINGROUP(77, NORTH, qup_l6, aoss_cti, phase_flag18, NA, NA, NA, NA, NA, NA, 0xB4000, 15), [78] = PINGROUP(78, NORTH, sd_write, phase_flag17, NA, NA, NA, NA, NA, NA, NA, 0, -1), [79] = PINGROUP(79, NORTH, pci_e0, phase_flag16, NA, NA, NA, NA, NA, NA, NA, 0, -1), [80] = PINGROUP(80, NORTH, pci_e0, phase_flag15, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 16), [81] = PINGROUP(81, NORTH, phase_flag14, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 17), [82] = PINGROUP(82, NORTH, pci_e1, phase_flag13, NA, NA, NA, NA, NA, NA, NA, 0, -1), [83] = PINGROUP(83, NORTH, pci_e1, phase_flag12, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 18), [84] = PINGROUP(84, NORTH, phase_flag11, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 19), [85] = PINGROUP(85, SOUTH, pci_e2, tgu_ch0, atest_char1, NA, NA, NA, NA, NA, NA, 0, -1), [86] = PINGROUP(86, SOUTH, pci_e2, tgu_ch3, atest_char2, NA, NA, NA, NA, NA, NA, 0xB4000, 19), [87] = PINGROUP(87, SOUTH, atest_char3, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 20), [88] = PINGROUP(88, SOUTH, NA, atest_char, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 21), [89] = PINGROUP(89, SOUTH, NA, atest_char0, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 22), [90] = PINGROUP(90, SOUTH, tsif1_error, usb2phy_ac, tgu_ch1, NA, NA, NA, NA, NA, NA, 0, -1), [91] = PINGROUP(91, SOUTH, tsif0_error, tgu_ch2, NA, NA, NA, NA, NA, NA, NA, 0, -1), [92] = PINGROUP(92, NORTH, qup_l6, qdss_cti, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 20), [93] = PINGROUP(93, NORTH, qup_l6, qdss_cti, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 21), [94] = PINGROUP(94, NORTH, cam_mclk, ddr_bist, qdss_gpio0, NA, NA, NA, NA, NA, NA, 0, -1), [95] = PINGROUP(95, NORTH, cam_mclk, ddr_bist, qdss_gpio1, NA, NA, NA, NA, NA, NA, 0, -1), [96] = PINGROUP(96, NORTH, cam_mclk, pll_bypassnl, qdss_gpio2, NA, NA, NA, NA, NA, NA, 0, -1), [97] = PINGROUP(97, NORTH, cam_mclk, pll_reset, qdss_gpio3, NA, NA, NA, NA, NA, NA, 0, -1), [98] = PINGROUP(98, NORTH, cam_mclk, qdss_gpio4, NA, NA, NA, NA, NA, NA, NA, 0, -1), [99] = PINGROUP(99, NORTH, cam_mclk, qdss_gpio5, NA, NA, NA, NA, NA, NA, NA, 0, -1), [100] = PINGROUP(100, NORTH, cam_mclk, qdss_gpio6, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 22), [101] = PINGROUP(101, NORTH, cci_i2c, qdss_gpio7, NA, NA, NA, NA, NA, NA, NA, 0, -1), [102] = PINGROUP(102, NORTH, cci_i2c, qdss_gpio8, NA, NA, NA, NA, NA, NA, NA, 0, -1), [103] = PINGROUP(103, NORTH, cci_i2c, phase_flag10, NA, qdss_gpio, NA, NA, NA, NA, NA, 0xB4000, 23), [104] = PINGROUP(104, NORTH, cci_i2c, phase_flag9, NA, qdss_gpio, NA, NA, NA, NA, NA, 0xB4000, 24), [105] = PINGROUP(105, NORTH, cci_i2c, qdss_gpio9, NA, NA, NA, NA, NA, NA, NA, 0, -1), [106] = PINGROUP(106, NORTH, cci_i2c, gcc_gp1, qdss_gpio10, NA, NA, NA, NA, NA, NA, 0, -1), [107] = PINGROUP(107, NORTH, cci_i2c, gcc_gp2, qdss_gpio11, NA, NA, NA, NA, NA, NA, 0, -1), [108] = PINGROUP(108, NORTH, cci_i2c, gcc_gp3, qdss_gpio12, NA, NA, NA, NA, NA, NA, 0xB4000, 25), [109] = PINGROUP(109, NORTH, cci_timer0, qdss_gpio13, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 26), [110] = PINGROUP(110, NORTH, cci_timer1, qdss_gpio14, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 27), [111] = PINGROUP(111, NORTH, cci_timer2, qdss_gpio15, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 28), [112] = PINGROUP(112, NORTH, cci_timer3, cci_async, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 29), [113] = PINGROUP(113, NORTH, cci_timer4, cci_async, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 30), [114] = PINGROUP(114, NORTH, cci_async, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [115] = PINGROUP(115, NORTH, qup2, phase_flag8, NA, NA, NA, NA, NA, NA, NA, 0, -1), [116] = PINGROUP(116, NORTH, qup2, phase_flag7, NA, NA, NA, NA, NA, NA, NA, 0, -1), [117] = PINGROUP(117, NORTH, qup2, phase_flag6, NA, NA, NA, NA, NA, NA, NA, 0, -1), [118] = PINGROUP(118, NORTH, qup2, phase_flag5, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 31), [119] = PINGROUP(119, NORTH, qup3, phase_flag4, NA, NA, NA, NA, NA, NA, NA, 0, -1), [120] = PINGROUP(120, NORTH, qup3, phase_flag3, NA, NA, NA, NA, NA, NA, NA, 0, -1), [121] = PINGROUP(121, NORTH, qup3, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4004, 0), [122] = PINGROUP(122, NORTH, qup3, mdp_vsync, phase_flag2, NA, NA, NA, NA, NA, NA, 0xB4004, 1), [123] = PINGROUP(123, NORTH, qup_l4, tsense_pwm1, tsense_pwm2, NA, NA, NA, NA, NA, NA, 0xB4004, 2), [124] = PINGROUP(124, NORTH, qup_l5, mdp_vsync, phase_flag1, NA, NA, NA, NA, NA, NA, 0xB4004, 3), [125] = PINGROUP(125, SOUTH, qup9, phase_flag0, NA, NA, NA, NA, NA, NA, NA, 0, -1), [126] = PINGROUP(126, SOUTH, qup9, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 23), [127] = PINGROUP(127, SOUTH, qup9, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [128] = PINGROUP(128, SOUTH, qup9, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 24), [129] = PINGROUP(129, SOUTH, qup10, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 25), [130] = PINGROUP(130, SOUTH, qup10, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [131] = PINGROUP(131, SOUTH, qup10, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [132] = PINGROUP(132, SOUTH, qup10, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 26), [133] = PINGROUP(133, WEST, mi2s2_sck, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 0), [134] = PINGROUP(134, WEST, mi2s2_data0, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 1), [135] = PINGROUP(135, WEST, mi2s2_ws, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [136] = PINGROUP(136, WEST, pri_mi2s, gcc_gp1, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 2), [137] = PINGROUP(137, WEST, sec_mi2s, audio_ref, mi2s2_data1, gcc_gp2, NA, NA, NA, NA, NA, 0xB4000, 3), [138] = PINGROUP(138, WEST, mi2s0_sck, gcc_gp3, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 4), [139] = PINGROUP(139, WEST, mi2s0_data0, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [140] = PINGROUP(140, WEST, mi2s0_data1, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [141] = PINGROUP(141, WEST, mi2s0_ws, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [142] = PINGROUP(142, WEST, lpass_slimbus, mi2s1_sck, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 5), [143] = PINGROUP(143, WEST, lpass_slimbus, mi2s1_data0, ddr_bist, NA, NA, NA, NA, NA, NA, 0xB4000, 6), [144] = PINGROUP(144, WEST, lpass_slimbus, mi2s1_data1, ddr_bist, NA, NA, NA, NA, NA, NA, 0, -1), [145] = PINGROUP(145, WEST, lpass_slimbus, mi2s1_ws, NA, NA, NA, NA, NA, NA, NA, 0, -1), [146] = PINGROUP(146, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [147] = PINGROUP(147, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 7), [148] = PINGROUP(148, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [149] = PINGROUP(149, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [150] = PINGROUP(150, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 8), [151] = PINGROUP(151, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [152] = PINGROUP(152, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [153] = PINGROUP(153, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [154] = PINGROUP(154, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [155] = PINGROUP(155, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [156] = PINGROUP(156, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [157] = PINGROUP(157, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 9), [158] = PINGROUP(158, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 10), [159] = PINGROUP(159, WEST, cri_trng0, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [160] = PINGROUP(160, WEST, cri_trng1, qdss_gpio0, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 11), [161] = PINGROUP(161, WEST, cri_trng, qdss_gpio1, NA, NA, NA, NA, NA, NA, NA, 0, -1), [162] = PINGROUP(162, WEST, sp_cmu, qdss_gpio2, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 12), [163] = PINGROUP(163, WEST, prng_rosc, qdss_gpio3, NA, NA, NA, NA, NA, NA, NA, 0, -1), [164] = PINGROUP(164, WEST, qdss_gpio4, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 13), [165] = PINGROUP(165, WEST, qdss_gpio5, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [166] = PINGROUP(166, WEST, qdss_gpio6, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 14), [167] = PINGROUP(167, WEST, qdss_gpio7, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 15), [168] = PINGROUP(168, WEST, qdss_gpio, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [169] = PINGROUP(169, WEST, qdss_gpio, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [170] = PINGROUP(170, WEST, qdss_gpio8, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [171] = PINGROUP(171, WEST, qdss_gpio9, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [172] = PINGROUP(172, WEST, qdss_gpio10, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [173] = PINGROUP(173, WEST, qdss_gpio11, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [174] = PINGROUP(174, WEST, qdss_gpio12, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [175] = PINGROUP(175, WEST, qdss_gpio13, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 16), [176] = PINGROUP(176, WEST, qdss_gpio14, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [177] = PINGROUP(177, WEST, qdss_gpio15, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 17), [178] = PINGROUP(178, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0, -1), [179] = PINGROUP(179, WEST, NA, NA, NA, NA, NA, NA, NA, NA, NA, 0xB4000, 18), [180] = UFS_RESET(ufs_reset, 0x5b8000), [181] = SDC_QDSD_PINGROUP(sdc2_clk, 0x9b7000, 14, 6), [182] = SDC_QDSD_PINGROUP(sdc2_cmd, 0x9b7000, 11, 3), [183] = SDC_QDSD_PINGROUP(sdc2_data, 0x9b7000, 9, 0), }; static struct pinctrl_qup kona_qup_regs[] = { [0] = QUP_I3C(0, QUP_I3C_0_MODE_OFFSET), [1] = QUP_I3C(1, QUP_I3C_1_MODE_OFFSET), [2] = QUP_I3C(8, QUP_I3C_8_MODE_OFFSET), [3] = QUP_I3C(14, QUP_I3C_14_MODE_OFFSET), }; static const struct msm_pinctrl_soc_data kona_pinctrl = { .pins = kona_pins, .npins = ARRAY_SIZE(kona_pins), .functions = kona_functions, .nfunctions = ARRAY_SIZE(kona_functions), .groups = kona_groups, .ngroups = ARRAY_SIZE(kona_groups), .ngpios = 181, .qup_regs = kona_qup_regs, .nqup_regs = ARRAY_SIZE(kona_qup_regs), }; static int kona_pinctrl_probe(struct platform_device *pdev) { return msm_pinctrl_probe(pdev, &kona_pinctrl); } static const struct of_device_id kona_pinctrl_of_match[] = { { .compatible = "qcom,kona-pinctrl", }, { }, }; static struct platform_driver kona_pinctrl_driver = { .driver = { .name = "kona-pinctrl", .of_match_table = kona_pinctrl_of_match, }, .probe = kona_pinctrl_probe, .remove = msm_pinctrl_remove, }; static int __init kona_pinctrl_init(void) { return platform_driver_register(&kona_pinctrl_driver); } arch_initcall(kona_pinctrl_init); static void __exit kona_pinctrl_exit(void) { platform_driver_unregister(&kona_pinctrl_driver); } module_exit(kona_pinctrl_exit); MODULE_DESCRIPTION("QTI kona pinctrl driver"); MODULE_LICENSE("GPL v2"); MODULE_DEVICE_TABLE(of, kona_pinctrl_of_match);